Please use this identifier to cite or link to this item:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/33439
Title: | 以波管線為基礎的抖動產生技術應用於高速收發器之內建自我測試 A Wave Pipeline-Based Jitter Generation Technique for High-Speed Transceiver Design-for-Test Applications |
Authors: | Shing-Wei Chang 張興維 |
Advisor: | 黃俊郎(Jiun-Lang Huang) |
Keyword: | 抖動,抖動產生技術, jitter,design-for-test, |
Publication Year : | 2006 |
Degree: | 碩士 |
Abstract: | 在現今的高速通訊元件中,抖動已然成為資料可達到傳送品質的重要因素之一,隨著資料傳送頻寬的需求漸增,抖動的規格對高速傳送系統及匯流排來說是相當重要的。一般而言,元件抖動的規格是由自動測試設備(ATE)所測得,但是資料頻率快速的提升使得自動測試設備難以趕上期效能的要求。再者,近來大多數研究投注在抖動量測的部分。在本論文中,我們提出了一個低成本且可實現在晶片上的週期性抖動注入技術,為了達到系統層之內建式自我測試應用,並利用模擬去驗證我們的方法。 For modern high speed communication devices, jitter has been an important factor of the achievable data transmission quality. With the growing demand on data bandwidth, meeting the jitter specification is crucial for high speed I/O and bus standards. Typically, jitter specifications are tested by external Automatic Test Equipment (ATE), but the growing data rate makes it difficult, if possible at all, for the ATE to catch up with the performance requirement. Most of the recent works concentrate on jitter measurement. In this thesis, a low-cost on-chip sinusoidal jitter injection technique for system level Built-In Self-Test (BIST) applications is proposed. Simulation results are demonstrated to validate the proposed technique. |
URI: | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/33439 |
Fulltext Rights: | 有償授權 |
Appears in Collections: | 電子工程學研究所 |
Files in This Item:
File | Size | Format | |
---|---|---|---|
ntu-95-1.pdf Restricted Access | 1.15 MB | Adobe PDF |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.