Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電信工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/100960
Title: 應用於無線通訊與天文接收系統之D頻段與Q頻段CMOS低雜訊放大器設計
Design and Implementation of D-band and Q-band CMOS Low-Noise Amplifiers for Wireless Communication and Astronomical Receiver Applications
Authors: 呂致廣
Chih-Kuang Lu
Advisor: 王暉
Huei Wang
Keyword: 低雜訊放大器(LNA),D頻段Q頻段CMOSGmax-core電流再利用變壓器耦合共源共閘6G通訊天文接收機
Low-noise amplifier (LNA),D-bandQ-bandCMOSGmax-corecurrent-reusetransformer-coupled cascode6Gradio astronomy
Publication Year : 2025
Degree: 碩士
Abstract: 本論文分為兩部分,分別針對D頻段及Q頻段低雜訊放大器(LNA)之設計與實測,應用於6G無線通訊與天文接收系統。
第一部分提出一款採用65奈米CMOS製程之D頻段LNA,採用三級Gmax-core架構以兼顧高增益與低雜訊。第一級同步進行雜訊與輸入匹配最佳化,並提出改良之電晶體模擬方法,以提升高頻模擬與量測結果一致性。量測結果顯示,電路於140 GHz具22 dB峰值增益、8.2 dB最低雜訊指數,於130–145 GHz頻帶內維持逾15 dB增益,直流功耗僅17.3 mW,驗證CMOS技術於6G高頻前端應用之可行性。
第二部分則提出一款以90奈米CMOS製程實現之Q頻段LNA。電路首級採用變壓器耦合共源共閘架構以抑制後級雜訊,並於次級導入電流再利用技術提升增益與功率效率。量測結果顯示,該LNA於46.6 GHz具15.7 dB最大增益,3 dB頻寬覆蓋36.6–46.6 GHz,最低及平均雜訊指數分別為3.3 dB與3.8 dB,總直流功耗僅7.8 mW,展現優異性能及良好權衡。
This thesis presents the design and measurement of low-noise amplifiers (LNAs) in the D-band and Q-band, targeting next-generation wireless communication systems and radio astronomy receivers.
The first part describes a D-band LNA fabricated using a 65-nm CMOS process, employing a three-stage Gmax-core architecture to achieve high gain and low noise. The first stage is optimized for noise and input matching, while an improved transistor modeling approach is introduced to enhance the agreement between simulation and measurement at high frequencies. The LNA demonstrates a peak gain of 22 dB at 140 GHz, a minimum noise figure of 8.2 dB, and maintains over 15 dB gain from 130 to 145 GHz. With a power consumption of 17.3 mW, the results confirm the feasibility of CMOS technology for high-frequency 6G front-end circuits.
The second part presents a Q-band LNA implemented in a 90-nm CMOS process. A transformer-coupled cascode is used in the first stage to suppress noise from subsequent stages, and a current-reuse technique is adopted in the second stage to boost gain with limited power. Measurement results show a maximum gain of 15.7 dB at 46.6 GHz and a 3-dB bandwidth of 36.6–46.6 GHz. The minimum and average noise figures are 3.3 dB and 3.8 dB, respectively. Total DC power consumption is only 7.8 mW, demonstrating an effective trade-off between gain, noise figure, and power efficiency.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/100960
DOI: 10.6342/NTU202504604
Fulltext Rights: 同意授權(全球公開)
metadata.dc.date.embargo-lift: 2025-11-27
Appears in Collections:電信工程學研究所

Files in This Item:
File SizeFormat 
ntu-114-1.pdf7.17 MBAdobe PDFView/Open
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved