Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
  • Search TDR
  • Rights Q&A
  • Help
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/73778
Title: 0.18 um CMOS中心式數位脈波寬度調變器設計
0.18 um CMOS Centered Digital Pulse Width Modulator
Authors: Reng-Feng Chu
朱睿鋒
Advisor: 陳怡然(Yi-Jan Chen)
Keyword: 數位脈波寬度調變器,延遲鎖相迴路,互補式金屬氧化物半導體,
digital pulse width modulator,delay-locked loop,CMOS,
Publication Year : 2019
Degree: 碩士
Abstract: 隨著手機不斷進步、科技不斷發展,現今對於通話品質的要求越來越高,此時手機中的極發射器就需要更好的效能。因此極發射器中的E類功率放大器的控制電路「中心式數位脈波寬度調變器」漸漸需要提供高頻率、高解析度的脈波輸出。為了實現中心式數位脈波寬度調變器,本論文使用延遲鎖相迴路產生128組相位,再使用查找表搭配多工器、邏輯閘產生出脈波寬度調變訊號。透過使用延遲鎖相迴路,可以精準的產生脈波相位,並且受到製程、電壓、溫度變異的影響也較小。
  本論文使用TSMC 0.18 um CMOS製程實作七位元中心式數位脈波寬度調變器,操作頻率為100 MHz,最小脈波寬度為78 ps。整體晶片面積為0.979×0.6 〖mm〗^2,總功耗約為20 mW,扣除輸出級電路的功耗約為2 mW。最後的可量測PWM 工作範圍為3 % ~ 96 %,INL則落在-1.08 ~ 1.28 LSB之間,DNL落在-0.48 ~ 0.73 LSB之間。本論文使用自行設計之前緣組合電路來將降低責任週期對整體電路的輸出影響,透過量測結果證明此項設計是可行的。在PMPT應用方面,對64-QAM的20M LTE訊號進行處理,將振幅訊號轉為PWM訊號,輸出至晶片進行量測,ACLR的量測結果為15 dBc。
With the advancement of the mobile phone applications and the development of the technology, the quality of the phone call gets higher than before. It requires the polar transmitter in the mobile system better performance.
As a result, digital pulse width modulator applied to class E PA in polar transmitter of cellular phone needs to provide output pulse of high frequency as well as high resolution. This thesis presents a CMOS digital pulse width modulator (DPWM) architecture. This DPWM uses a delay-locked loop (DLL) to generated 128 phases. Look-up table, multiplexers and logic gates are used to combine these phases into PWM signals. With the help of the delay-locked loop, the pulse phase can be generated accurately and less affected by the variations of process, voltage, and temperature.
  This thesis presents a 7-bit centered DPWM fabricated in a TSMC 0.18 um CMOS process. The modulation frequency is 100 MHz. The least significant bit width is 78 ps.
The chip size is 979×600 〖um〗^2. The total power consumption is 20 mW and the power consumption without output buffer is 2 mW. The measureable PWM duty cycle is 3% ~ 96%. The INL is measured to be -1.08 ~ 1.28 LSB while the DNL is measured to be -0.48 ~ 0.73 LSB.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/73778
DOI: 10.6342/NTU201903769
Fulltext Rights: 有償授權
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-108-1.pdf
  Restricted Access
6.02 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved