請用此 Handle URI 來引用此文件:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/35622
標題: | 系統單晶片效能與功率評估平台之建置 System-Level Performance/Power Evaluation Framework for SoC |
作者: | Chin-Chieh Huang 黃靖傑 |
指導教授: | 楊佳玲(Chia-Lin Yang) |
關鍵字: | 系統單晶片,效能,功率,複雜度,微處理器,記憶體結構,矽智財,系統級,軟硬體共同模擬, system on a single chip (SoC),performance,power,complexity,microprocessor,memory hierarchy,IP cores,system-level,hardware-software co-simulation, |
出版年 : | 2005 |
學位: | 碩士 |
摘要: | 隨著半導體技術的日益進步,我們可以設計整個系統在一顆晶片上。系統單晶片可以減少整個系統的花費、增加效能、減少功率消耗並且減少晶片的面積。但是也增加了設計整個系統晶片的複雜度。為了要在設計晶片前探究系統單晶片平台,我們設計了一套'系統晶片效能與功率評估平台'。一個系統單晶片平台包括一個微處理器、記憶體結構、連結匯流排、週邊和多個矽智財(IP)。對於一個系統單晶片的設計者而言,最大的挑戰就是在設計流程之前量測效能與功率。這篇論文提出一個系統級時脈精確的效能與功率評估經由高效率的軟硬體共同模擬。 With the improvement of semiconductor technology, it is now possible that we could construct the whole system on a single chip (SoC). SoC can reduce overall system cost, increase performance, lower power consumption, and reduce chip size. But it also increases the sys-tem design complexity. To facilitate early design space exploration for platform SoC, we are currently developing a system-level performance/power evaluation framework. A platform- based SoC contains a microprocessor, memory hierarchy, interconnected buses, peripherals,and a set of IP cores. For a platform SoC designer, it is challenging to determine platform components in view of performance and power at the early stage of the design °ow. The proposed system-level simulation framework provides cycle-accurate performance and power evaluation at the system-level through e±cient hardware-software co-simulation. |
URI: | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/35622 |
全文授權: | 有償授權 |
顯示於系所單位: | 資訊工程學系 |
文件中的檔案:
檔案 | 大小 | 格式 | |
---|---|---|---|
ntu-94-1.pdf 目前未授權公開取用 | 858.23 kB | Adobe PDF |
系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。