請用此 Handle URI 來引用此文件:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/25115
標題: | 應用系統層級設計方法在SoC平臺架構之探討 Exploration of SoC Platform Architectures Using the System-Level Design Methodology |
作者: | Zhen-Lung Chen 陳振隆 |
指導教授: | 王勝德 |
關鍵字: | 系統層級,交易層級模組化,系統單晶片,電子系統級,架構探討, System-level,TLM,SoC,ESL,Architecture Exploration, |
出版年 : | 2007 |
學位: | 碩士 |
摘要: | 隨著IC製程的進步,今日已可以將上億個電晶體置入到一個晶片,也使得今日系統晶片的設計日趨複雜。系統層級的設計方法使得系統開發人員可以提高設計的抽象層次,在設計階段能快速的進行實驗,收集數據加以分析與改良系統架構,進而降低系統單晶片開發的複雜度。本篇論文使用了CoWare的系統層級開發工具ConvergenSC,並採用SystemC硬體描述語言。在這篇論文中以交易層級模組化方法設計各個硬體元件建立抽象模型,並使用這些工具在高抽象層次建構三個交易層級的虛擬原型系統架構,藉由模擬出來的數據分析各個系統架構的效能,並加以探討在各個系統架構的優劣點。 With the improvement of IC manufacturing technologies, hundred millions of transistors could be put into one chip, and this also leads the system chip design to a more and more complex situation. The design methodology on the system level helps system developers advance the abstraction level of design, validate and verify the design at early stage, collect and analyze data and improve system structures so as to reduce the development complexity of a system-on-chip. The systemC hardware description language and ConvergenSC, a development tool on the system level of CoWare Inc., are adopted in our work. In this thesis, the methodology of transaction-level modeling is used to design hardware components and build abstract models, and the ConvergenSC tool is used to build three transaction-level virtual prototypes of system-on-a-chip platforms. We can analyze the efficiency of each system platform through the simulated data, and evaluate the strength and weakness of system architectures. |
URI: | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/25115 |
全文授權: | 未授權 |
顯示於系所單位: | 電機工程學系 |
文件中的檔案:
檔案 | 大小 | 格式 | |
---|---|---|---|
ntu-96-1.pdf 目前未授權公開取用 | 2.04 MB | Adobe PDF |
系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。