Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/97458
Title: 一種以CMOS製程實現的緊湊無電容QPSK收發機
A CMOS Compact Capacitor-less QPSK Transceiver
Authors: 連紹崴
Shao-Wei Lien
Advisor: 呂良鴻
Liang-Hung Lu
Keyword: 正交相移鍵移調變,低功耗,緊湊面積,點對點通道,多重分接通道,
QPSK,low power,compact area,point-to-point channel,multi-drop channel,
Publication Year : 2025
Degree: 碩士
Abstract: 現代記憶體介面多採用點對點傳輸以支援高速資料傳輸需求,但也伴隨接腳數量與功耗增加等挑戰。相較之下,多點(multi-drop)記憶體通道具備成本與擴充性優勢,然而其頻寬與訊號完整性問題使設計變得更加困難。
本研究提出一種基於QPSK調變的收發器架構,從電路上取代了接收端濾波器中的大電容元件,以降低硬體複雜度與晶片面積。該架構目標運作於1.5 GHz時脈與總計1.5 Gbps資料速率,應用於高效率記憶體介面,以兼顧接收端簡化與頻譜效率提升。雖然實作版本尚未於預定操作條件下成功驗證,但於降頻操作下已完成功能正確性測試,顯示其在簡化接收器設計方面的可行性。
所提出的收發機架構以TSMC 0.18 μm CMOS製程實現,在1 GHz時脈與總計1 Gbps的資料速率下,成功完成QPSK訊號的傳送與解調,整體功耗為14.62 mW。其中接收端功耗僅為3.02 mW,晶片面積為0.0051 mm2。
此成果可為未來高整合度、多通道記憶體系統提供設計參考,並具潛力透過後續電路優化實現更高速之操作目標。
Modern memory interfaces typically adopt point-to-point topologies to support high data rates, but this approach leads to increased pin count and power consumption. In contrast, multi-drop memory channels offer advantages in cost and scalability; however, their bandwidth and signal integrity issues complicate the design significantly.
This work proposes a QPSK-based transceiver architecture that replaces large capacitors in the receiver's filter circuit, thereby reducing hardware complexity and chip area. This architecture aims to operate at a 1.5 GHz clock frequency with a aggregrate data rate of 1.5 Gbps, targeting high-efficiency memory interfaces to balance receiver simplification and spectral efficiency enhancement. Although the implemented version has not yet been successfully verified under the intended operating conditions, its behavioral accuracy has been confirmed under reduced clock frequency operation, demonstrating its feasibility in simplifying receiver design.
The proposed transceiver was implemented in TSMC 0.18 μm CMOS and successfully transmitted and demodulated QPSK signals at 1 GHz clock and 1 Gbps aggregrate data rate, with a power consumption of 14.62 mW. The receiver core consumes only 3.02 mW and occupies 0.0051 mm2 of silicon area.
The results provide valuable insights for the development of future high-density, multi-channel memory systems, and the design shows promise for future enhancement toward higher-speed operation.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/97458
DOI: 10.6342/NTU202501061
Fulltext Rights: 未授權
metadata.dc.date.embargo-lift: N/A
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-113-2.pdf
  Restricted Access
46.93 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved