Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/87723
Title: 以低溫多晶矽薄膜電晶體製程設計之開迴路壓控振盪器類比數位訊號轉換器
Design of an Open-loop VCO-based ADC in LTPS-TFT Process
Authors: 陳邦正
Pang-Cheng Chen
Advisor: 林宗賢
Tsung-Hsien Lin
Keyword: 低溫多晶矽薄膜半導體製程,可撓性基板,製程變異,低功率,數位化結構,感測器,類比前端電路,壓控振盪器,類比數位轉換器,系統層級斬波器,
LTPS-TFT,Flexible substrate,Low-Power,Highly Digital structure,DC Sensor,Process Variation Challenges,Voltage-Controlled Oscillator,Analog to Digital Converter (ADC),System-Level Chopping,
Publication Year : 2023
Degree: 碩士
Abstract: 本論文利用低溫多晶矽薄膜半導體製程於塑膠材質之基板上實作了一開迴路壓控振盪器為主之類比數位轉換器晶片,由於低溫多晶矽薄膜半導體製程具有相當大程度的製程變異及較低的能源使用效率,本電路具備之高度數位化的特性使其較能夠克服在製作中會遇到的製程與環境變異帶來之影響,主體壓控振盪器亦是由單顆振盪器取代傳統製程中常用的差動結構,避免再在此製程中產生更多不匹配,同時採用了基於反向器所設計之轉導器做為振盪器前端以增加功耗使用效率,並導入系統層級斬波器的結構去消除整體系統的輸入偏移電壓及閃爍雜訊。本晶片之量測設定於輸入範圍為1.5 VDC,電壓源5 V,此晶片核心面積為4.76平方毫米,操作於5伏電壓源下僅需0.381 毫瓦功耗。有效位元數經過量測在頻寬為9.76 Hz下達到8.6有效位元數,在品質因素方面達到FoMs = 97.74 dB及FoMw = 47.19 nJ/conv。
This work presents a Voltage-Controlled Oscillator (VCO)-based Analog-to-Digital Converter implemented on the LTPS-TFT process. This work is designed for DC sensing applications. It is fabricated using the LTPS-TFT 3μm process. Despite TFT's characteristics, such as large process variation and poor power efficiency, its ability to be manufactured on flexible substrates can create plenty of new applications. This work features a highly digital topology and a system-level chopping technique. It also employs a robust ring oscillator due to its digital-friendly structure. The self-biased inverter-based OTA is used not only improving power efficiency but also constructing robust inner negative feedback. Making the system has better robustness under LTPS-TFT’s large mismatch. To further enhance the ADC performance, a system-level chopper is used to reduce the impact of flicker noise and offset voltage induced by TFT. The measurement was conducted with 1.5 V DC input. The total power consumption in this work is 0.381 mW under a 5 V supply voltage. The core area is 4.76 mm2. The measured ENOB achieves 8.6 within a 9.76 Hz bandwidth. It results in the corresponding FoM of 97.74 dB and FoMw of 47.19 nJ/conv.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/87723
DOI: 10.6342/NTU202300847
Fulltext Rights: 未授權
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-111-2.pdf
  Restricted Access
3.82 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved