Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/62179
Title: 一個單通道六位元每秒八億次取樣的兩段連續漸近式類比數位轉換器
A Single-Channel 6-bit 800MS/s Two-Step SAR ADC
Authors: Cheng-Hsueh Tsai
蔡承學
Advisor: 陳信樹(Chen Hsin-Shu)
Keyword: 連續漸近式類比數位轉換器,
SAR ADC,Two-Step,
Publication Year : 2013
Degree: 碩士
Abstract: 以40奈米CMOS一般製程製作一個單通道六位元每秒八億次的兩段連續漸近式類比數位轉換器。使用源極隨耦器做為緩衝器,將六位元連續漸近式類比數位轉換器拆開成前後兩級,此設計可直接使用工作週期50%的時鐘信號,因而省去複雜的週期信號產生器。另外,準位平移技巧加快約30 %的轉換率;任意選擇權重之電容陣列可補償前後兩級比較器造成的電壓偏移誤差,因此可省去電壓偏移校正電路。
根據晶片量測結果,在800MS/s的轉換率下的DNL和INL分別為+0.50/-0.42 LSB 和+0.65/-0.51LSB。在輸入頻率為393.8MHz且在800MS/s的轉換率下時,SNDR和SFDR 分別為35.3dB和45.6dB。在1V的供應電壓和800MS/s的轉換率下的功率消耗為3.72mW,換算成FoM為98 fJ/c.s.。全部的晶片面積大小為0.36mm2,然而主動電路所占的面積只有0.009mm2。
A single-channel 6-bit 800MS/s two-step SAR ADC (Successive Approximation Register Analog-to-Digital Converter) is fabricated in 40nm CMOS general–process technology. Using source follower as inter-stage residue amplifier, this work divides 6-bit SAR ADC into two stages for directly using external 50% duty clock. In other words, no duty cycle generator, which generates non-50% duty clock signal, is needed in this architecture. Proposed level-shift technique is used to accelerate ADC conversion rate by approximate 30%. Arbitrary weight capacitor array replaces calibration circuit to compensate errors caused by offset between comparators in the two stages.
According to measurement results, this prototype ADC exhibits DNL of +0.50/-0.42LSB and INL of +0.65/-0.51LSB at 800 MS/s. SNDR and SFDR are 35.3dB and 45.6dB at 800MS/s with 393.8MHz input frequency. The power consumption is 3.72mW at 1V supply voltage and at 800MS/s conversion rate. As a result, the FoM (Power/2ENOB/FS) is 98fJ/conversion-step. The whole chip including pads occupies 0.36mm2 while active area is only 0.009mm2.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/62179
Fulltext Rights: 有償授權
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-102-1.pdf
  Restricted Access
5.97 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved