Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/56370
Title: 應用於兩百五十億位元具高度資料率誤差容忍度之雙迴圈時脈回復電路
A 25-Gbps Dual-Loop Clock and Data Recovery Circuit with Enhanced Data Rate Deviation Tolerance
Authors: Ying-Chen Liu
劉映辰
Advisor: 林宗賢
Keyword: 雙迴圈時脈資料回復電路,相位內插器,鎖相迴路,比例路徑,積分路徑,三角積分調變器,
Dual-loop Clock and Data Recovery Circuit,Phase Interpolator,Phase-lock Loop,Proportional Path,Integral Path,Delta-sigma Modulator,
Publication Year : 2014
Degree: 碩士
Abstract: 時脈資料回復電路在有線通訊系統中扮演一個重要的角色,是一位於接收端的重要子電路,它能夠將經過長距離傳輸後具有雜訊和抖動的資料回復成乾淨的資料以利下一級電路使用。在電路架構實踐上有許多選擇,如以鎖相迴路為基礎的系統、以相位內插器為基礎的系統及以超頻取樣為基礎的系統等。
在本論文所提出一25-Gb/s具高頻率誤差容忍度之雙迴圈時脈資料回復電路。此電路裡面包含了兩個路徑,其中之一是比例路徑,另外一個是積分路徑。比例路徑和傳統以相位內插器為基礎的系統一致,可以對及時的抖動迅速產生反應。積分路徑則是透過長期累積時脈和資料的相對關係,從而萃取出資料的頻率資訊,透過除小數鎖相迴路來改變回復時脈的頻率,進而達到擴大資料率誤差容忍度的目的。
量測的結果,在0.9伏特電源供應下消耗152毫瓦,在鎖相迴路鎖定的情況下,相位雜訊在頻率偏差10 MHz為的地方為-100 dBc/Hz。調整頻率震盪器的電容陣列的情況下,鎖相迴路的鎖定範圍可以將頻率震盪器鎖定在23.7 GHz至27.3 GHz。
Clock and data recovery (CDR) circuit plays an important role in wireline communication, which can recover data with less jitter and filter channel interference. There’re a few common structures in CDR, phase-locked loop base CDR, phase interpolator based CDR and oversampling CDR.
The thesis proposed a 25-Gb/s dual-loop CDR circuit with enhanced data rate deviation tolerance. The proposed CDR circuit contains two feedback paths, one is proportional path, another one is integral path. Proportional path is identical to the traditional phase interpolator based CDR, which is capable of tracking to instant jitter quickly. The integral path is realized by long term accumulation of the information between clock data, which can extract the frequency information of data, and change the nominal VCO oscillation frequency by adjusting the fractional N phase-locked loop. These two paths together improve the data rate deviation tolerance of CDR.
The measurement results show that the circuit consumes 152 mW under 0.9 V VDD supply. VCO’s phase noise is -100 dBc/Hz at 100-MHz. The phase-locked loop can lock VCO’s oscillation frequency from 23.7 GHz to 27.3 GHz.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/56370
Fulltext Rights: 有償授權
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-103-1.pdf
  Restricted Access
1.63 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved