Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/47458
Title: 考慮測試功率、可壓縮性、以及電壓降效應之測試向量產生方法
Scan Test Pattern Generation Considering Test Power, Compressibility, and IR-Drop Effects
Authors: Meng-Fan Wu
吳孟帆
Advisor: 黃俊郎(Jiun-Lang Huang)
Keyword: 積體電路測試,低功率測試,電壓降關切測試,測試向量壓縮,
VLSI Testing,Low-Power Test,IR-Drop-Aware Test,Test Compression,
Publication Year : 2010
Degree: 博士
Abstract: 掃描鏈測試是積體電路測試中廣泛使用的方式,而自動測試向量產生方法已經被研究了數十年。雖然自動測試向量產生方法是傳統的設計自動化問題,現代低電壓、高頻、高複雜度的設計已經大幅改變了此問題。因此,在產生向量檔的過程中,還需要同時去考慮各種不同的問題。例如,測試功率的消耗、測試向量的壓縮、以及全速測試過程中過量的電壓降對良率的影響。假如我們能在測試向量產生過程中考慮這些問題,將能夠提升測試向量檔的品質。
在這份論文當中,我們提出了數個演算法在產生測試向量檔的同時,考慮測試功率、可壓縮性、與電壓降效應。這份論文在一開始提出了一個新技術,來減少基本的測試過程中測試功率以及引發之電壓降。之後,我們提出新的技術將典型的電壓降減少方法成功地應用到測試向量壓縮環境。最後,為了減少因電壓降估算誤差所造成的可靠度下降,我們提出了一個快速的,藉由考慮電源網架構來增加精確度的電壓降估算方法。
Scan testing is a widely used test methodology in the industry and the automatic test pattern generation (ATPG) problem has been studied for several decades.Although ATPG is a classical problem, modern high operating frequency, low-power, and high complexity circuit designs have posed new challenges. Thus, during test pattern generation, in addition to fault coverage and test pattern count, one has to consider test power dissipation, test pattern compression, and excessive IR-drop effects on at-speed scan testing. If we can consider above issues while generating test patterns, the test set quality could be improved.
In this dissertation, we propose several algorithms and techniques to consider test power dissipation, test compressibility, and IR-drop effects in ATPG. This dissertation starts with a new technique, which aims at reducing test power and IR-drop effects during the whole scan test application process. Next, we propose an efficient and effective flow to alleviate launch cycle IR-drop effects by minimizing launch cycle switching activity in the test compression environment. Finally, to improve the IR-drop estimation accuracy, we propose a scalable quantitative measure of IR-drop effects which improve the accuracy by considering the power grid structure.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/47458
Fulltext Rights: 有償授權
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-99-1.pdf
  Restricted Access
5.95 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved