請用此 Handle URI 來引用此文件:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/43775| 標題: | 以多核心模擬多核心系統中快取記憶體之一致性協定 Multicore-on-Multicore Simulation with Emphasis on Cache Coherence Protocols |
| 作者: | Yu-Wen Huang 黃昱文 |
| 指導教授: | 洪士灝(Shih-Hao Hung) |
| 關鍵字: | 虛擬平台,多核心系統,快取記憶體, virtual platform,multicore,cache coherence,coherence miss, |
| 出版年 : | 2011 |
| 學位: | 碩士 |
| 摘要: | On today’s multicore systems, developing correct and efficient parallel programs can be very challenging. On a shared memory system, inter-thread communications may result in cache contention and cause significant performance degradation which is difficult for application developers to analyze. Simulation tools would be useful for identifying such problems. However, traditional approaches with detailed caches models scale poorly and become impractical for many-core systems.
In this thesis, we propose a method to estimate the coherence misses of parallel programs across and within synchronization barriers. We integrated the proposed method into an open-source system-level emulator, COREMU, to evaluate the scalability of simulation. The memory references and the barrier operations in a multi-threaded program are analyzed by our method in parallel to estimate the lower bound and the upper bound for the coherence misses in each parallel region. The results from our experiments show that our approach is useful in finding the source of coherence misses and detecting false sharing data structures in parallel program. |
| URI: | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/43775 |
| 全文授權: | 有償授權 |
| 顯示於系所單位: | 資訊工程學系 |
文件中的檔案:
| 檔案 | 大小 | 格式 | |
|---|---|---|---|
| ntu-100-1.pdf 未授權公開取用 | 3.41 MB | Adobe PDF |
系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。
