Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/41174
Title: 用於電源開關設計中之元件佈置後的電源網路最佳化方法
Post-Placement Power Network Optimization for Power-Gating Design
Authors: Ya-Ching Lee
李雅菁
Advisor: 張耀文(Yao-Wen Chang)
Keyword: 電源開關,電源網路,
Power Network,Power-Gating,
Publication Year : 2008
Degree: 碩士
Abstract: 在先進製程中,電晶體開關(sleep transistor)是一個可以有效降低靜態和動態功率消耗的方法。然而,因為電晶體開關的加入,也會衍生出晶片面積增大、繞線空間減少、電源網路的電壓降增加和電路複雜度增加等問題。為了有效地增加電晶體開關使用的效率,我們提出一套方法,可以快速的調整出一個最佳的電晶體電源網路,讓電源網路的電壓降可以符合要求且可以減少電晶體開關和電源網路的使用面積而增加繞線空間。我們使用兩個設計案例去證實所提出來的方法和流程,結果顯示這個方法確實可以快速的調整出一個最佳的電晶體電源網路和計算出電源網路的電壓降(IR drop),在電源網路的電壓降可以符合要求的前提下使用較少的電晶體電源網路去提升繞線空間。
Using sleep transistors to implement the power-gating design is an effective method for reducing dynamic and leakage power in advanced process. However, sleep transistors will encourage extra cost in chip area, reduce routing resource, and increase IR drop and design complexity. Although a denser power network can reduce IR drop, it wastes much routing area. In order to utilize this power-gating technology more efficiently, we propose a post-placement sleep transistor power network optimization method. This method can adjust the power network to meet an expected IR drop and consume smaller power network area. Two test cases are used to verify the both proposed method and design flow. Experimental results show that the proposed post-placement design flow can get accurate IR drop quickly. Furthermore, the proposed Power/Ground network adjustment methodology can also reduce 7.6% and 37.13% Power/Ground area in design 1 and design 2, respectively. So the proposed method can release more space for routing.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/41174
Fulltext Rights: 有償授權
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-97-1.pdf
  Restricted Access
1.07 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved