Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電機工程學系
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/37179
Title: 在多閾值互補式金屬氧化物半導體設計中提供有效率的能量管理流程
An Effective Power Management Flow in
MTCMOS Design
Authors: Yu-Cheng Wang
王 有 成
Advisor: 張耀文(Yao-Wen Chang)
Keyword: 漏電流,電源閘控制,分散式休眠電晶體系統,覺醒時間,急速電流,
leakage current,power gating,DSTN,wake-up time,rush current,
Publication Year : 2008
Degree: 碩士
Abstract: 在先進的深次微米 (deep sub-micron) 互補式金屬氧化物半導體設計製程中,漏電流 (leakage current) 以指數的速度在成長,在 65 奈米的製程上,漏電流在整個能量的消耗上更佔了幾乎接近50 %。由於奈米製程持續進化而且嵌入式系統待機時間往往較長,因此對於降低漏電的性能要求更加嚴苛,但目前在持續邁向更先進製程的發展下,漏電量將成為一大隱憂,所以如何防堵漏電問題成了一大關鍵。在許多提出減少能量消耗的理論中, 電源閘控制 (power gating) 算是最有效降低能量消耗的方法. 電源閘控制有很多種設計方式,在目前,分散式休眠電晶體系統 (Distributed Sleep Transistor Network)是最常被工業界採用的一種設計方式,在本論文中,我們提出一個方法來減少打開整體休眠電晶體的覺醒時間(Wake-up time),在所能容忍的急速電流(rush current)的限制下,並且可以降低能量的消耗。由實現結果顯示, 我們所提出的方法確實可以達到降低覺醒時間和減少電壓的壓降。以實驗數據的平均來說,覺醒時間有大約16.84%的降低;電壓的壓降則有20.25%的減少。
In the deep sub-micron CMOS technology, leakage current increases so exponentially that it becomes a significant drain on the total power consumption. In the 65 nanometer process, leakage current is expected to reach 50% of total power consumption. Due to the fact that the nanometer process changes rapidly and the embedded system has long active time, it is explicitly needed to reduce leakage power in a design. Currently, the biggest concern in the advanced technology is how to reduce the leakage power. Among various leakage reduction techniques, the power-gating technique has become one of the most effective methods in reducing leakage power in low-power designs. During the power mode transition, large rush currents may lead to malfunctions in a power gating design. Currently, many industrial power-gating designers adopt the Distributed Sleep Transistor Network (DSTN) structure to reduce rush currents. In our research, we propose an efficient method to reduce wake-up time and power consumption during the rush current constraint. Experiments show that the proposed method can effectively reduce wake-up time and improve IR drops, around 16.84% reduction in wake-up time and 20.25% reduction in IR drops on average.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/37179
Fulltext Rights: 有償授權
Appears in Collections:電機工程學系

Files in This Item:
File SizeFormat 
ntu-97-1.pdf
  Restricted Access
1.99 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved