Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/17619
Title: 使用混合臨界電壓元件應用於低電壓低功率電路之功率消耗優化方法
Power Consumption Optimization Methodology Using Mixed Threshold Voltage Cells for Low-Voltage Low-Power Designs
Authors: Ji-Yong Lin
林基永
Advisor: 郭正邦
Keyword: 低功率,電路優化,設計方法,雙重臨界電壓,混合臨界電壓,
low power,circuit optimization,design methodology,dual threshold,MTCMOS,mixed threshold voltage,MVT,
Publication Year : 2013
Degree: 碩士
Abstract: 本篇論文提出了使用混合臨界電壓單元,來優化低電壓低功率電路的功率消耗的方法。首先在第二章中提出了使用混合臨界電壓單元,為低功率電路設計的功率消耗優化方法(PCOM)。透過以unbalanced timing arc做為混合臨界電壓單元變體的選取標準,並且採用一個以sensitivity為分配單元的基準的單元分配演算法,來將混合臨界電壓單元應用在電路優化流程中,PCOM提供了一個使用90奈米CMOS技術和1V供應電壓,包含3811個單元的16-bit乘法器電路,在最快的延遲時間限制條件下,比起以全部使用LVT單元的同樣電路,有45.36%的功率下降。然後在第三章中,提出了考慮關鍵路徑的電路功率消耗優化方法(CPAPCOM)。利用關鍵路徑權重的sensitivity做為單元分配演算法中分配單元為LVT、HVT、或MVT的基準,使CPAPCOM提供相同的16 bit乘法器電路,在最快的延遲時間限制條件下,比起以全部使用LVT單元的同樣電路,有44.90%的功率下降。
This thesis reports a power consumption optimization methodology using mixed-threshold-voltage cells for low-voltage low-power designs. In Chapter 2, a power consumption optimization methodology (PCOM) using mixed-VTH (MVT) cells with for low-power designs has been presented. Via selecting MVT cell variant selection according to the “unbalanced timing arc” criteria and adopting a sensitivity-based cell assignment algorithm to integrate MVT cells out of HVT/LVT/MVT pools for the circuit optimization flow, the PCOM could provide a design as indicated in a 16-bit multiplier with 3811 cells, using a 90nm CMOS technology at 1V -under the tightest delay constraint a 45.36% reduction in power consumption as compared to the one using all-LVT cells. Then in Chapter 3, a critical-path aware power consumption optimization methodology (CPAPCOM) using mixed-VTH cells for low-power SOC designs has been presented. Using the critical-path weighted sensitivity as an index for assigning each cell to LVT, HVT or MVT cell, the CPAPCOM provides an effective power saving for a low-voltage/low-power SOC design, as indicated in the same 16-bit multiplier with a 44.90% reduction in power consumption as compared to the circuit using all-LVT cells.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/17619
Fulltext Rights: 未授權
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-102-1.pdf
  Restricted Access
5.09 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved