Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/16097
Title: 基於內插法與滿足性之邏輯修正
Interpolation and SAT-Based Logic Rectification
Authors: Kai-Fu Tang
湯凱富
Advisor: 黃鐘揚
Keyword: 邏輯修正,內插法,滿足性,
logic rectification,interpolation,satisfiability,
Publication Year : 2012
Degree: 博士
Abstract: In modern VLSI designs, late design changes are nearly inevitable to fix the design bugs or to cope with the specification changes. Due to the cost and time-to-market pressure, it is unlikely that designers would like to modify the register-transfer level (RTL) design and re-run the whole design flow from the beginning. Instead, they identify a patch circuit to rectify the gate-level design for the differences. This process is called logic rectification.
This dissertation focuses on two closely related rectification problems: rectification for application-specific integrated circuits (ASICs) and field-programmable gate arrays (FPGAs).
Rectification for ASICs
For a design with multiple functional errors, multiple patches are usually needed to correct the design. Previous works on logic rectification are limited to single-output patch. In other words, only one erroneous behaviors can be fixed in one iteration. As a result, it may lead to unnecessarily large patches or even failure in rectification. We generalize the existing rectification techniques to a great extent and propose direct and incremental logic rectifications. For direct logic rectification, we derive multiple-output patch by interpolation with cofactor reduction. The multiple-output patch considers multiple design errors simultaneously. For incremental logic rectification, single- and multiple-output partial patches are identified in an iterative manner. Our experiments incorporate both direct and incremental methods, and the algorithms perform well on large designs.
Rectification for FPGAs
We present rectification methods for look-up table (LUT) type FPGAs to correct an erroneous circuit implementation by in-place logic reconfiguration; that is, we only reconfigure the functions of the LUTs and do not change the routing of the erroneous circuit. Therefore, the rectification can be very efficient since the relatively much more expensive re-routing can be avoided. Our proposed algorithm is based on the Boolean satisfiability (SAT) solver and use dynamic learning techniques to accelerate the computation. To enhance the reconfiguration power, both direct and incremental methods are investigated. Experimental results demonstrate that the learning techniques are effective in pruning infeasible solutions for both academic and industrial benchmarks.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/16097
Fulltext Rights: 未授權
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-101-1.pdf
  Restricted Access
6 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved