請用此 Handle URI 來引用此文件:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/95765
標題: | 改進的晶片間互連串擾測試和修復解決方案 Improved Crosstalk Test and Repair Solution for Inter-Die Interconnects |
作者: | 顏伯任 Po-Jen Yen |
指導教授: | 黃俊郎 Jiun-Lang Huang |
關鍵字: | 三維積體電路,互連測試,可測試性設計,修復電路,串擾故障, 3D-IC,Interconnect Testing,Design for Testability,Repair Circuit,Crosstalk Fault, |
出版年 : | 2024 |
學位: | 碩士 |
摘要: | 3D-IC技術在現今IC設計中已成為AI晶片發展的關鍵。通過堆疊小晶片並使用互連作為資料傳輸的媒介,可以增加資料傳輸速度、減少傳輸距離和能耗。然而,由於互連的高密度放,晶片在製造過程中容易產生缺陷 (defects),因此互連的測試和可靠性是一個重要議題。
不同種類的缺陷,如短路、開路和串擾故障,都需要有對應的測試模型來進行檢驗。由於在 3D-IC中高密度的互連使得串擾效應增大,串擾故障的風險顯著提升。因此串擾故障模型 (Crosstalk Fault Model) 的討論逐漸成為當前的探討的重點。 本篇提出了一種測試以及修復分析方案,能夠高效地進行串擾測試以及修復。我們提出了一種可重複使用的測試元件,在正常運作模式下可作為修復訊號的儲存空間。這種設計大幅降低測試和修復成本,顯著提升系統的可靠性並降低製造成本。 3D-IC technology has become crucial in modern IC design for the development of AI chips. By stacking small chiplets and using interconnects as data transmission media, data transfer speed can be increased, while transmission distance and power consumption are also reduced. However, due to the high-density placement of interconnects, defects can easily occur during the chip manufacturing process. Therefore, testing and reliability of interconnects are crucial issues. Different types of defects, such as shorts, opens, and crosstalk faults, all require cor- responding test models for validation. Due to the high-density interconnects in 3D-ICs, crosstalk effects are amplified, significantly increasing the risk of crosstalk faults. There- fore, discussions on the Crosstalk Fault Model have gradually become a focal point of current research. This paper proposes a testing and repair analysis scheme that can efficiently perform crosstalk testing and repair. We propose a reusable testing component that can serve as storage for repair signals during normal operation mode. This design significantly reduces testing and repair costs, enhances system reliability, and lowers manufacturing expenses. |
URI: | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/95765 |
DOI: | 10.6342/NTU202401758 |
全文授權: | 同意授權(限校園內公開) |
顯示於系所單位: | 積體電路設計與自動化學位學程 |
文件中的檔案:
檔案 | 大小 | 格式 | |
---|---|---|---|
ntu-112-2.pdf 目前未授權公開取用 | 9.56 MB | Adobe PDF | 檢視/開啟 |
系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。