Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 重點科技研究學院
  3. 積體電路設計與自動化學位學程
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/96170
Title: 從規格到佈局:基於人工智慧的類比電路自動化設計流程
From Specification to Layout: An AI-driven Automation Design Flow for Analog Circuits
Authors: 劉芳怡
Fang-Yi Liu
Advisor: 李泰成
Tai-Cheng Lee
Keyword: 類比設計自動化,佈局自動化,神經網路,
Analog design automation,Layout automation,Neural network,
Publication Year : 2024
Degree: 碩士
Abstract: 在本論文中,我們提出了一種基於人工智慧的設計和佈局自動化方法,並在28-nm CMOS技術中通過各種類型的類比電路進行驗證。此方法由三個步驟組成:1) 根據電路知識,透過 Cadence SKILL 程式碼中實現的參數化元件自動生成佈局資料集;2) 訓練佈局級神經網路(Neural Network, NN)模型以準確預測電路性能;3) 開發設計迭代迴圈來調整電路參數以達到設計目標。我們根據目標規格生成環形振盪器、兩級運算放大器和環形放大器的佈局,來證明這種方法的有效性。與人類設計從電路圖到佈局圖所需的時間相比,這種無需模擬的方法在環形振盪器、兩級運算放大器和環形放大器上,可以分別實現高達182倍、156倍,以及135倍的加速。
In this thesis, we present an AI-driven design and layout automation methodology validated with various types of analog circuits in a 28-nm CMOS technology. This approach is composed of three steps: 1) automatically generating a layout dataset by the parameterized cells implemented in a Cadence SKILL code based on the circuit knowledge, 2) training layout-level neural network (NN) model to predict circuit performance accurately, and 3) developing a design iteration loop to adjust circuit parameters and achieve the design target. We demonstrate the effectiveness of this methodology by generating layouts for a ring oscillator, a two-stage op amp, and a ring amplifier design based on their target specifications. Compared to the time required for a human to design from schematic to layout, our results indicate that this simulation-free methodology achieves speedups of up to 182, 156, and 135 times for ring oscillators, two-stage op amps, and ring amplifiers, respectively.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/96170
DOI: 10.6342/NTU202404549
Fulltext Rights: 未授權
Appears in Collections:積體電路設計與自動化學位學程

Files in This Item:
File SizeFormat 
ntu-113-1.pdf
  Restricted Access
3.94 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved