Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/96094
Title: 具電流控制震盪器相位比較陣列量化器之二階連續時間三角積分器
Design of a 2nd-order Continuous-Time Delta-Sigma ADC with a CCO-Based PFD Array Quantizer
Authors: 楊政道
Cheng-Tao Yang
Advisor: 林宗賢
Tsung-Hsien Lin
Keyword: 低功耗,類比數位轉換器,三角積分器,感測電路,電流控制震盪器,多相位頻率偵測器,
Low-Power,Analog-to-Digital Converter (ADC),Delta-Sigma Modulator (DSM),Sensor,Current-Controlled Oscillator (CCO),Multi-PFD Detector,
Publication Year : 2024
Degree: 碩士
Abstract: 隨著物聯網蓬勃發展,不僅促進了人們生活上的便利性,也讓相關系統的需求隨之上升。其中感測器做為物聯網中偵測外界訊號的介面,必須具備能準確接受外界訊號並輸入系統的能力。在生醫相關的應用中,待測訊號多半具有低頻、低振幅的特性,故在感測器的設計上需滿足在低頻段中有著高解析度的特性,同時為降低成本、提升產品使用壽命,低功耗和較小的面積也是設計目標之一。
本論文實作了一個二階連續時間三角積分類比數位轉換器,製造於台積電180奈米製程。為了降低功耗以及因應未來的製程演進,選擇使用兩級共四顆環形震盪器取代了過往常見的類比積分器,並透過差動路徑間相位的比較讀取出數位輸出。受益於二階三角積分調變,在低頻時量化雜訊較低,進而提升信噪比。量化器採用多個相位頻率偵測器,輸入僅需第二級的環形震盪器的各相位輸出,無須額外的參考電壓或校正系統。
此晶片供應電壓為1.2伏特,功耗為33.26μW,核心面積為0.74mm2,輸入範圍至多為500nApp,頻寬為3kHz,在模擬上達到了73.16dB的信噪比,品質因素達到FoMs = 153.22dB以及FoMw = 1.32pJ/conv。
With the rapid development of the Internet of Things (IoT), there is increased demand for systems that enhance convenience and functionality. Sensors, crucial for detecting external signals in IoT, must accurately capture and input these signals. In biomedical applications, signals typically have low frequency and amplitude, requiring sensors to have high resolution in the low-frequency range. Additionally, low power consumption and compact size are important to reduce costs and extend product lifespan.
This thesis presents a second-order continuous-time delta-sigma modulator implemented in TSMC’s 180nm process. To minimize power consumption and accommodate future process advancements, the design replaces traditional analog integrators with a two-stage architecture using four ring oscillators. Digital outputs are generated by comparing phases between differential paths. The second-order delta-sigma modulation improves the signal-to-noise ratio (SNR) by reducing quantization noise at low frequencies. The quantizer utilizes multiple phase frequency detectors, requiring only the phase outputs from the second-stage ring oscillators without additional reference voltages or calibration.
The chip operates at 1.2V with a power consumption of 33.26μW and a core area of 0.74mm². It supports a maximum input range of 500nApp and a bandwidth of 3kHz. Simulations show an SNR of 73.16dB, a figure of merit (FoM) of 153.22dB, and a figure of merit per watt (FoMw) of 1.32pJ/conv.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/96094
DOI: 10.6342/NTU202404399
Fulltext Rights: 同意授權(限校園內公開)
metadata.dc.date.embargo-lift: 2029-09-22
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-113-1.pdf
  Restricted Access
2.85 MBAdobe PDFView/Open
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved