Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/94873
Title: 應用於分頻雙工通訊系統之 CMOS 自干擾消除接收機
A CMOS Self-Interference Cancellation Receiver for Frequency-Division Duplexing Communication Systems
Authors: 張亦捷
Yi-Chieh Chang
Advisor: 呂良鴻
Liang-Hung Lu
Keyword: 互補式金屬氧化物半導體,前饋技術,分頻雙工,自干擾消除,接收機,
CMOS,feedforward technique,frequency-division duplexing (FDD),selfinterference cancellation (SIC),receiver,
Publication Year : 2024
Degree: 碩士
Abstract: 下世代的無線通訊發展中,更高的資料傳輸量是主要追求的目標,為了盡可能地提高頻譜使用效率以達到更高的資料通行量,分頻雙工的傳輸方法被廣泛運用於無線通訊系統。然而,分頻雙工的傳輸系統所面臨的自干擾問題是此類系統的一大挑戰。因此,如何在提高資料量的同時減緩自干擾問題,並降低額外設計成本是本篇的設計目的。
本篇提出的自干擾消除接收機,利用晶片內部的前饋路徑,以兩路消除的方式將干擾訊號做主動式消除,有別於被動式濾波的方法並能與之相結合,透過控制兩路徑訊號的傳輸時間,達到自干擾消除的效果。消除路徑設計於第一級低雜訊放大器之後,降低其對整體系統雜訊的影響,透過使用低功耗的混頻器及基頻放大器,讓消除路徑所需的成本大幅降低。
這個由 0.18 微米 CMOS 製程實作之自干擾消除接收機,應用於分頻雙工系統,操作於 5G NR Upper 6 GHz (6.425 – 7.125 GHz) 頻段,由晶片量測結果可驗證所提出電路的功能性,面對最高 -20 dBm 的干擾訊號,在訊號帶寬 120 MHz,200 MHz的頻率間距下,達到 32 dB 的自干擾消除效果,在 1.8 V 的電源供應下,消耗 24.1 mW 的功耗。
In the development of next-generation wireless communication, achieving higher data transmission rates is a primary goal. To maximize spectrum efficiency and achieve higher data throughput, frequency-division duplexing (FDD) transmission methods are widely used in wireless communication systems. However, the self-interference problem faced by FDD transmission systems is a major challenge. Therefore, the aim of this work is to mitigate self-interference issues while increasing data rates and minimizing additional design costs.
The proposed self-interference cancellation receiver utilizes an on-chip feedforward path to actively cancel interference signals in a dual-path manner, distinguishing itself from passive filtering methods and allowing for integration with them. By controlling the transmission time of signals in both paths, the desired self-interference cancellation effect is achieved. The cancellation path is designed after the first-stage low-noise amplifier, reducing its impact on the overall system noise. Through the use of low-power mixers and baseband amplifiers, the cost of the cancellation path is significantly reduced.
The proposed self-interference cancellation receiver for FDD operation, implemented in a 0.18 $um$ CMOS process, operates in the 5G NR Upper 6 GHz (6.425 – 7.125 GHz) band. Chip measurement results validate the functionality of the proposed circuit. In the presence of interference signals up to -20 dBm, it achieves a self-interference cancellation of 32 dB with signal bandwidths of 120 MHz and frequency offset of 200 MHz. With a 1.8 V power supply, it consumes 24.1 mW of DC power.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/94873
DOI: 10.6342/NTU202403856
Fulltext Rights: 未授權
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-112-2.pdf
  Restricted Access
9.64 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved