Please use this identifier to cite or link to this item:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/93130
Full metadata record
???org.dspace.app.webui.jsptag.ItemTag.dcfield??? | Value | Language |
---|---|---|
dc.contributor.advisor | 胡璧合 | zh_TW |
dc.contributor.advisor | Pi-Ho Hu | en |
dc.contributor.author | 邱皓祺 | zh_TW |
dc.contributor.author | Hao-Chi Chiu | en |
dc.date.accessioned | 2024-07-18T16:08:50Z | - |
dc.date.available | 2024-07-19 | - |
dc.date.copyright | 2024-07-18 | - |
dc.date.issued | 2024 | - |
dc.date.submitted | 2024-07-15 | - |
dc.identifier.citation | G. Bae et al., "3nm GAA technology featuring multi-bridge-channel FET for low power and high performance applications," in 2018 IEEE International Electron Devices Meeting (IEDM), 2018: IEEE, pp. 28.7. 1-28.7. 4.
S. Tsuda et al., "First demonstration of FinFET split-gate MONOS for high-speed and highly-reliable embedded flash in 16/14nm-node and beyond," in 2016 IEEE International Electron Devices Meeting (IEDM), 2016: IEEE, pp. 11.1. 1-11.1. 4. V. P.-H. Hu, M.-L. Fan, P. Su, and C.-T. Chuang, "Threshold voltage design of UTB SOI SRAM with improved stability/variability for ultralow voltage near subthreshold operation," IEEE transactions on nanotechnology, vol. 12, no. 4, pp. 524-531, 2011. S. Datta, S. Dutta, B. Grisafe, J. Smith, S. Srinivasa, and H. Ye, "Back-end-of-line compatible transistors for monolithic 3-D integration," IEEE micro, vol. 39, no. 6, pp. 8-15, 2019. A. Mallik et al., "The impact of sequential-3D integration on semiconductor scaling roadmap," in 2017 IEEE International Electron Devices Meeting (IEDM), 2017: IEEE, pp. 32.1. 1-31.1. 4. R. S. Patti, "Three-dimensional integrated circuits and the future of system-on-chip designs," Proceedings of the IEEE, vol. 94, no. 6, pp. 1214-1224, 2006. S. Abu-Surra et al., "End-to-end 6G terahertz wireless platform with adaptive transmit and receive beamforming," in 2022 IEEE International Conference on Communications Workshops (ICC Workshops), 2022: IEEE, pp. 897-903. W. Hong et al., "The role of millimeter-wave technologies in 5G/6G wireless communications," IEEE Journal of Microwaves, vol. 1, no. 1, pp. 101-122, 2021. Y. S. Chauhan et al., "High-Frequency Characterization and Modeling of Low and High Voltage FinFETs for RF SoCs," in 2023 7th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), 2023: IEEE, pp. 1-3. C. Schippel et al., "A 22nm fdsoi technology with integrated 3.3 v/5v/6.5 v rfldmos devices for iot soc applications," in 2018 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2018: IEEE, pp. 1-3. H.-J. Lee et al., "Intel 22nm FinFET (22FFL) process technology for RF and mm wave applications and circuit design optimization for FinFET technology," in 2018 IEEE International Electron Devices Meeting (IEDM), 2018: IEEE, pp. 14.1. 1-14.1. 4. E.-Y. Jeong et al., "High performance 14nm FinFET technology for low power mobile RF application," in 2017 Symposium on VLSI Technology, 2017: IEEE, pp. T142-T143. U. K. Das and T. K. Bhattacharyya, "Opportunities in device scaling for 3-nm node and beyond: FinFET versus GAA-FET versus UFET," IEEE transactions on electron devices, vol. 67, no. 6, pp. 2633-2638, 2020. A. Pal, E. M. Bazizi, B. Colombeau, B. Alexander, and B. Ayyagari-Sangamalli, "Nanosheet Width Investigation for Gate-All-Around Devices Targeting SRAM Application," in 2021 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), 2021: IEEE, pp. 19-22. R. Butola, Y. Li, S. R. Kola, C.-Y. Chen, and M.-H. Chuang, "Artificial Neural Network-Based Modeling for Estimating the Effects of Various Random Fluctuations on DC/Analog/RF Characteristics of GAA Si Nanosheet FETs," IEEE Transactions on Microwave Theory and Techniques, vol. 70, no. 11, pp. 4835-4848, 2022. J. Singh et al., "14-nm FinFET technology for analog and RF applications," IEEE Transactions on electron devices, vol. 65, no. 1, pp. 31-37, 2017. C. W. Yeung et al., "Channel geometry impact and narrow sheet effect of stacked nanosheet," in 2018 IEEE international electron devices meeting (IEDM), 2018: IEEE, pp. 28.6. 1-28.6. 4. S. Yang et al., "PPA and scaling potential of backside power options in N2 and A14 nanosheet technology," in 2023 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits), 2023: IEEE, pp. 1-2. S. Lee et al., "Breakthrough Design Technology Co-Optimization Using BSPDN and Standard Cell Variants for Maximizing Block-Level PPA," in 2023 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits), 2023: IEEE, pp. 1-2. R. Chen et al., "Power, Performance, Area and Thermal Analysis of 2D and 3D ICs at A14 Node Designed with Back-side Power Delivery Network," in 2022 International Electron Devices Meeting (IEDM), 2022: IEEE, pp. 23.4. 1-23.4. 4. S. Salahuddin et al., "Buried power SRAM DTCO and system-level benchmarking in N3," in 2020 IEEE Symposium on VLSI Technology, 2020: IEEE, pp. 1-2. Y. Chong, "DTCO/STCO in the Era of Vertical Integration," 2023 International Electron Devices Meeting (IEDM) short course, 2023. D. Prasad et al., "Buried power rails and back-side power grids: Arm® cpu power delivery network design beyond 5nm," in 2019 IEEE International Electron Devices Meeting (IEDM), 2019: IEEE, pp. 19.1. 1-19.1. 4. M. Kobrinsky et al., "Novel cell architectures with back-side transistor contacts for scaling and performance," in 2023 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits), 2023: IEEE, pp. 1-2. J. Ryckaert et al., "From design to system-technology optimization for CMOS," in 2021 International Symposium on VLSI Technology, Systems and Applications (VLSI-TSA), 2021: IEEE, pp. 1-2. R. Chen et al., "Design and optimization of SRAM macro and logic using backside interconnects at 2nm node," in 2021 IEEE International Electron Devices Meeting (IEDM), 2021: IEEE, pp. 22.4. 1-22.4. 4. R. Chen et al., "Opportunities of Chip Power Integrity and Performance Improvement through Wafer Backside (BS) Connection," in Proceedings of the 24th ACM/IEEE Workshop on System Level Interconnect Pathfinding, 2022, pp. 1-5. S. Song et al., "System design technology co-optimization for 3D integration at< 5nm nodes," in 2021 IEEE International Electron Devices Meeting (IEDM), 2021: IEEE, pp. 22.3. 1-22.3. 4. A. Veloso et al., "Backside Power Delivery: Game Changer and Key Enabler of Advanced Logic Scaling and New STCO Opportunities," in 2023 International Electron Devices Meeting (IEDM), 2023: IEEE, pp. 1-4. K. Fischer, "Future Power Delivery Process Architectures and their Capability and Impact on Interconnect Scaling," 2023 International Electron Devices Meeting (IEDM) short course, 2023. J. McNair, "The 6G frequency switch that spares scientific services," ed: Nature Publishing Group UK London, 2022. I. F. Akyildiz, A. Kak, and S. Nie, "6G and beyond: The future of wireless communications systems," IEEE access, vol. 8, pp. 133995-134030, 2020. A. A. Farid, M. Abdelghany, U. Madhow, and M. J. Rodwell, "Dynamic range requirements of digital vs. RF and tiled beamforming in mm-wave massive MIMO," in 2021 IEEE Radio and Wireless Symposium (RWS), 2021: IEEE, pp. 46-48. A. A. Farid, A. Simsek, A. S. Ahmed, and M. J. Rodwell, "A broadband direct conversion transmitter/receiver at D-band using CMOS 22nm FDSOI," in 2019 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 2019: IEEE, pp. 135-138. S.-Y. Wu et al., "A 16nm FinFET CMOS technology for mobile SoC and computing applications," in 2013 IEEE International Electron Devices Meeting, 2013: IEEE, pp. 9.1. 1-9.1. 4. B. Sell et al., "22FFL: A high performance and ultra low power FinFET technology for mobile and RF applications," in 2017 IEEE International Electron Devices Meeting (IEDM), 2017: IEEE, pp. 29.4. 1-29.4. 4. K.-I. Seo et al., "A 10nm platform technology for low power and high performance application featuring FINFET devices with multi workfunction gate stack on bulk and SOI," in 2014 Symposium on VLSI Technology (VLSI-Technology): Digest of Technical Papers, 2014: IEEE, pp. 1-2. R. Xie et al., "A 7nm FinFET technology featuring EUV patterning and dual strained high mobility channels," in 2016 IEEE international electron devices meeting (IEDM), 2016: IEEE, pp. 2.7. 1-2.7. 4. N. Loubet et al., "Stacked nanosheet gate-all-around transistor to enable scaling beyond FinFET," in 2017 symposium on VLSI technology, 2017: IEEE, pp. T230-T231. U. S. Kumar and V. R. Rao, "A thermal-aware device design considerations for nanoscale SOI and bulk FinFETs," IEEE Transactions on Electron Devices, vol. 63, no. 1, pp. 280-287, 2015. S. Venkateswarlu and K. Nayak, "Hetero-interfacial thermal resistance effects on device performance of stacked gate-all-around nanosheet FET," IEEE Transactions on Electron Devices, vol. 67, no. 10, pp. 4493-4499, 2020. J. Callaway, "Model for lattice thermal conductivity at low temperatures," Physical Review, vol. 113, no. 4, p. 1046, 1959. M. Holland, "Analysis of lattice thermal conductivity," Physical review, vol. 132, no. 6, p. 2461, 1963. M. Asheghi, Y. Leung, S. Wong, and K. Goodson, "Phonon-boundary scattering in thin silicon layers," Applied Physics Letters, vol. 71, no. 13, pp. 1798-1800, 1997. M. Asheghi, M. Touzelbaev, K. Goodson, Y. Leung, and S. Wong, "Temperature-dependent thermal conductivity of single-crystal silicon layers in SOI substrates," 1998. W. Liu, K. Etessam-Yazdani, R. Hussin, and M. Asheghi, "Modeling and data for thermal conductivity of ultrathin single-crystal SOI layers at high temperature," IEEE Transactions on Electron Devices, vol. 53, no. 8, pp. 1868-1876, 2006. N. Kumar, P. K. Kaushik, S. Kumar, A. Gupta, and P. Singh, "Thermal conductivity model to analyze the thermal implications in nanowire FETs," IEEE Transactions on Electron Devices, vol. 69, no. 11, pp. 6388-6393, 2022. G. Gonzalez, Microwave transistor amplifiers: analysis and design. Prentice hall New Jersey, 1997. M. S. Gupta, "Power gain in feedback amplifiers, a classic revisited," IEEE Transactions on Microwave Theory and Techniques, vol. 40, no. 5, pp. 864-879, 1992. R. G. Debnath and S. Baishya, "Impact of process variation on the RF and stability performance of SiGe source-based epitaxial layer TFET," Journal of Computational Electronics, vol. 21, no. 5, pp. 1150-1162, 2022. "Int. Roadmap for Devices and Systems (IRDS)," More Moore, 2022. A. Razavieh et al., "FinFET with contact over active-gate for 5G ultra-wideband applications," in 2020 IEEE Symposium on VLSI Technology, 2020: IEEE, pp. 1-2. X.-T. Zheng and V. P.-H. Hu, "Improved Radiation Hardness for Nanosheet FETs with Partial Bottom Dielectric Isolation," in 2023 Silicon Nanoelectronics Workshop (SNW), 2023: IEEE, pp. 75-76. O. Prakash, C. K. Dabhi, Y. S. Chauhan, and H. Amrouch, "Transistor self-heating: The rising challenge for semiconductor testing," in 2021 IEEE 39th VLSI Test Symposium (VTS), 2021: IEEE, pp. 1-7. H. B. Callen, Thermodynamics and an Introduction to Thermostatistics. John wiley & sons, 1991. T. Nogami et al., "Advanced BEOL interconnects," in 2020 IEEE International Interconnect Technology Conference (IITC), 2020: IEEE, pp. 1-3. Z. Tőkei et al., "Inflection points in interconnect research and trends for 2nm and beyond in order to solve the RC bottleneck," in 2020 IEEE International Electron Devices Meeting (IEDM), 2020: IEEE, pp. 32.2. 1-32.2. 4. T. Nogami et al., "Advanced BEOL materials, processes, and integration to reduce line resistance of damascene Cu, Co, and subtractive Ru interconnects," in 2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits), 2022: IEEE, pp. 423-424. A. Gupta et al., "Buried power rail metal exploration towards the 1 nm node," in 2021 IEEE International Electron Devices Meeting (IEDM), 2021: IEEE, pp. 22.5. 1-22.5. 4. A. C. Wijaya, J.-M. Lin, and J.-C. Guo, "The Impact of Nano CMOS Device Scaling on High Frequency Performance and Optimization Principle for f MAX Boost," in 2023 International VLSI Symposium on Technology, Systems and Applications (VLSI-TSA/VLSI-DAT), 2023: IEEE, pp. 1-2. Y. Tsividis, Operation and Modeling of the Mos Transistor (The Oxford Series in Electrical and Computer Engineering). Oxford University Press, Inc., 2004. | - |
dc.identifier.uri | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/93130 | - |
dc.description.abstract | 隨著無線通訊技術的演進不斷推動,對更快、更高效能的網路需求越來越迫切。從過去的4G、5G一路演進到即將到來的6G無線通訊,對能夠在從GHz到THz的高頻率範圍內運行的突破性技術需求日益明顯。與此同時,半導體技術的進步如奈米片場效電晶體 (Nanosheet FET, NSFET),在要求嚴格的射頻應用中優於以往的鰭式場效電晶體(FinFET)。具有垂直堆疊通道的奈米片場效電晶體提供了增強的閘極控制和低次臨界擺幅,有助於6G應用的發展。另一方面,隨著電晶體不斷的微縮,在矽基板上方的金屬繞線壅塞問題變得日益嚴峻。近年來晶背供電網路(Backside Power Delivery Network, BSPDN)的設計架構被提出來解決繞線壅塞的問題,透過分離矽基板上方的電源線及接地線,使其與訊號線分開佈局,從而減輕金屬線互連(Interconnect)因微縮所帶來的高互連電阻之挑戰。
本篇論文研究部分底部介電質隔離技術的奈米片場效電晶體應用於射頻陣列(RF array)上。論文首先根據國際元件與系統技術藍圖(International Roadmap for Devices and Systems, IRDS)所提供的結構以及材料參數,透過TCAD模擬軟體建立三維奈米片場效電晶體結構,並與實驗數據校準後段製程銅互連導線之電阻值,本論文研究五種不同架構之射頻陣列,分別為:(1)一般基本的射頻陣列(Baseline RF array)、(2)使用埋入式電源軌架構的射頻陣列(Buried Power Rail RF array, BPR RF array)、(3)使用晶背接觸架構的射頻陣列(Backside Contact RF array, BSC RF array)、(4)同時整合主動元件閘極上接點及埋入式電源軌架構的射頻陣列(Contact Over Active Gate and Buried Power Rail RF array, COAG & BPR RF array)和最後一個(5)同時整合主動元件閘極上接點及晶背接觸架構的射頻陣列(Contact Over Active Gate and Backside Contact RF array, COAG & BSC RF array)。論文首先分析整合晶背供電網路後的邏輯電路,如反向器(Inverter, INV)及環形震盪器(Ring Oscillator, RO)之速度優勢,接著再分析整合晶背供電網路的類比射頻陣列在引入自我加熱效應(Self-heating effect, SHE)影響下之電源電壓降(IR Drop)、截止頻率(Cutoff Frequency, fT)和最大震盪頻率(Maximum Oscillation Frequency, fMAX),研究使用晶背供電網路技術在射頻應用之成效和優勢。 研究結果顯示使用晶背供電網路架構之邏輯電路,不管是在反向器或環形震盪器分別可達到6%-9%及9%-14%的速度優勢。在類比射頻陣列方面,不考慮自我加熱效應的作用下,使用埋入式電源軌架構及晶背接觸之射頻陣列,其電源電壓降分別為52mV及101mV,在fT方面約有25%及51%的提升,而在fMAX方面,將其同時整合主動元件閘極上接點的架構分別有50%和60%的改善。最後,考量自我加熱效應的影響,研究發現其導通電流有下降的趨勢,這也造成在射頻陣列的表現有部分衰退的情形,但研究結果仍可以看到fT在 (1) 晶背接觸(BSC)及 (2) 晶背接觸整合主動元件閘極上接點(COAG & BSC)之射頻陣列仍有1.1倍及1.2倍的提升,而在COAG & BSC的射頻陣列上,由於其大幅降低了閘極阻值(Gate resistance, Rg),因此在fMAX與Baseline陣列相比仍改善35%,提升我們射頻陣列的性能表現。 | zh_TW |
dc.description.abstract | As wireless communication technologies continue to evolve, the demand for faster and more efficient networks becomes increasingly urgent. From the progression of 4G and 5G to the forthcoming 6G wireless communication, there is a growing need for groundbreaking technologies capable of operating at extraordinary frequencies ranging from GHz to THz. Concurrently, semiconductor advancements, such as Nanosheet FETs (NSFETs), surpass traditional FinFETs in demanding RF applications. NSFETs, with vertically stacked channels, offer enhanced gate control and low sub-threshold swing, positioning them as candidates for 6G applications. However, as transistor scaling progresses, congestion in the metal routing above the silicon substrate becomes increasingly severe. The introduction of Backside Power Delivery Network (BSPDN) architecture offers a solution to alleviate routing congestion by separating the power and signal lines above the silicon substrate, thus mitigating the challenges of reducing interconnect dimensions and reducing the interconnect wire resistance. This thesis utilizes partially bottom dielectric isolation techniques applied to NSFETs in RF arrays. The structures and material parameters used for NSFETs are established based on the International Roadmap for Devices and Systems (IRDS) guidelines, and the copper interconnect wire resistance has been calibrated with the experimental data.
In this thesis, five different RF array structures are analyzed, including (1) the Baseline RF array, (2) Buried Power Rail RF array (BPR RF array), (3) Backside Contact RF array (BSC RF array), (4) Contact Over Active Gate, Buried Power Rail RF array (COAG & BPR RF array), and (5) Contact Over Active Gate and Backside Contact RF array (COAG & BSC RF array). The performance advantages of logic circuits, including the inverter (INV) and ring oscillator (RO), integrated with BSPDN are analyzed. This is followed by an assessment of analog RF arrays integrated with BSPDN under self-heating effects (SHE). The research findings show that logic circuits integrated with BSPDN demonstrate speed advantages of 6%-9% for inverters and 9%-14% for ring oscillators. In analog RF arrays, those equipped with BPR exhibit a reduction in IR drop to 52mV, whereas counterparts with BSC experience a reduction to 101mV. These reductions signify approximately 25% and 51% improvements in fT compared to the baseline. On the other hand, when integrated with COAG, significant enhancements in fMAX by 50% and 60% are observed, respectively. However, considering the impact of SHE, there's a decrease in conduction current, leading to some degradation in RF array performance. However, improvements in fT of 1.1x and 1.2x are observed in the RF arrays with (1) BSC and (2) COAG & BSC, respectively, while maintaining advantages of over 35% in fMAX for COAG & BSC RF arrays, enhancing overall RF array performance. | en |
dc.description.provenance | Submitted by admin ntu (admin@lib.ntu.edu.tw) on 2024-07-18T16:08:50Z No. of bitstreams: 0 | en |
dc.description.provenance | Made available in DSpace on 2024-07-18T16:08:50Z (GMT). No. of bitstreams: 0 | en |
dc.description.tableofcontents | 致謝 I
摘要 II ABSTRACT IV 目次 VI 圖次 VIII 表次 XIV 第一章 導論 1 1.1 背景與相關研究 1 1.1.1 後段製程與晶背供電網路 (Backside Power Delivery Network) 4 1.1.2 埋入式電源軌 (Buried Power Rail) 8 1.1.3 晶背接觸 (Backside Contact) 11 1.1.4 晶背供電網路的應用與挑戰 14 1.1.5 6G高頻無線通訊的發展 18 1.2 研究動機 20 1.3 論文架構 22 第二章 奈米片場效電晶體及射頻陣列電性模擬架構 23 2.1 前言 23 2.2 熱導率模型 24 2.3 射頻模擬模型 27 2.4 模擬流程 31 2.5 元件及其射頻陣列之結構與模擬參數 32 2.6 自我加熱效應與其對晶背供電網路電特性影響分析 38 2.7 結論 43 第三章 晶背供電網路邏輯應用及射頻陣列性能分析 44 3.1 前言 44 3.2 金屬連接導線的材料選擇及阻值校準 45 3.3 反向器(INVERTER)與環形震盪器(RING OSCILLATOR)速度分析 49 3.4 提升射頻陣列性能表現之探討分析 53 3.4.1 晶背供電網路之射頻陣列電源電壓降(IR drop)分析 58 3.4.2 不同操作電壓下截止頻率(fT)與最大震盪頻率(fMAX)分析 60 3.4.3 考慮自我加熱效應下射頻陣列性能表現分析 63 3.5 結論 68 第四章 總結 69 參考文獻 71 | - |
dc.language.iso | zh_TW | - |
dc.title | 研究晶背供電網路架構對奈米片電晶體射頻陣列性能之影響 | zh_TW |
dc.title | Impact of Backside Power Delivery Network on the Performance of Nanosheet FET RF Arrays | en |
dc.type | Thesis | - |
dc.date.schoolyear | 112-2 | - |
dc.description.degree | 碩士 | - |
dc.contributor.oralexamcommittee | 胡振國;郭治群 | zh_TW |
dc.contributor.oralexamcommittee | Jenn-Gwo Hwu;Jyh-Chyurn Guo | en |
dc.subject.keyword | 奈米片場效電晶體,射頻陣列,無線通訊,晶背供電網路,自我加熱效應, | zh_TW |
dc.subject.keyword | Nanosheet FETs,RF Array,Wireless Communication,Backside Power Delivery Network,Self-Heating Effect, | en |
dc.relation.page | 75 | - |
dc.identifier.doi | 10.6342/NTU202401732 | - |
dc.rights.note | 同意授權(限校園內公開) | - |
dc.date.accepted | 2024-07-15 | - |
dc.contributor.author-college | 電機資訊學院 | - |
dc.contributor.author-dept | 電子工程學研究所 | - |
Appears in Collections: | 電子工程學研究所 |
Files in This Item:
File | Size | Format | |
---|---|---|---|
ntu-112-2.pdf Restricted Access | 5.83 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.