請用此 Handle URI 來引用此文件:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/92469
完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.advisor | 張子璿 | zh_TW |
dc.contributor.advisor | Tzu-Hsuan Chang | en |
dc.contributor.author | 楊雁茹 | zh_TW |
dc.contributor.author | Yen-Ju Yang | en |
dc.date.accessioned | 2024-03-22T16:39:09Z | - |
dc.date.available | 2024-03-23 | - |
dc.date.copyright | 2024-03-22 | - |
dc.date.issued | 2024 | - |
dc.date.submitted | 2024-01-14 | - |
dc.identifier.citation | [1] G. E. Moore, "Cramming more components onto integrated circuits, Reprinted from Electronics, volume 38, number 8, April 19, 1965, pp. 114 ff," IEEE solid-state circuits society newsletter, vol. 11, no. 3, pp. 33-35, 2006.
[2] Q. H. Wang, K. Kalantar-Zadeh, A. Kis, J. N. Coleman, and M. S. Strano, "Electronics and optoelectronics of two-dimensional transition metal dichalcogenides," Nature nanotechnology, vol. 7, no. 11, pp. 699-712, 2012. [3] F. Schwierz, J. Pezoldt, and R. Granzner, "Two-dimensional materials and their prospects in transistor electronics," Nanoscale, vol. 7, no. 18, pp. 8261-8283, 2015. [4] S. Das et al., "Transistors based on two-dimensional materials for future integrated circuits," Nature Electronics, vol. 4, no. 11, pp. 786-799, 2021. [5] W. Arden, M. Brillouët, P. Cogez, M. Graef, B. Huizing, and R. Mahnkopf, "More-than-Moore white paper," Version, vol. 2, p. 14, 2010. [6] H. Wong, "On the CMOS device downsizing, more Moore, more than Moore, and more-than-Moore for more Moore," in 2021 IEEE 32nd International Conference on Microelectronics (MIEL), 2021: IEEE, pp. 9-15. [7] L. R. Harriott, "Limits of lithography," Proceedings of the IEEE, vol. 89, no. 3, pp. 366-374, 2001. [8] S. Borkar, "Design challenges for gigascale integration," in 37th Annu. IEEE/ACM Int. Symp. Microarchitecture, 2004. [9] B. Wu and A. Kumar, "Extreme ultraviolet lithography and three dimensional integrated circuit—A review," Applied Physics Reviews, vol. 1, no. 1, 2014. [10] D. Lee, D. Blaauw, and D. Sylvester, "Gate oxide leakage current analysis and reduction for VLSI circuits," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 12, no. 2, pp. 155-166, 2004. [11] K. Roy, S. Mukhopadhyay, and H. Mahmoodi-Meimand, "Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits," Proceedings of the IEEE, vol. 91, no. 2, pp. 305-327, 2003. [12] S.-H. Lo, D. Buchanan, Y. Taur, and W. Wang, "Quantum-mechanical modeling of electron tunneling current from the inversion layer of ultra-thin-oxide nMOSFET''s," IEEE electron device letters, vol. 18, no. 5, pp. 209-211, 1997. [13] J. Croon et al., "Line edge roughness: characterization, modeling and impact on device behavior," in Digest. International Electron Devices Meeting, 2002: IEEE, pp. 307-310. [14] A. Asenov, "Random dopant induced threshold voltage lowering and fluctuations in sub-0.1/spl mu/m MOSFET''s: A 3-D" atomistic" simulation study," IEEE Transactions on Electron Devices, vol. 45, no. 12, pp. 2505-2513, 1998. [15] S. E. Thompson et al., "A 90-nm logic technology featuring strained-silicon," IEEE Transactions on electron devices, vol. 51, no. 11, pp. 1790-1797, 2004. [16] S. E. Thompson, G. Sun, Y. S. Choi, and T. Nishida, "Uniaxial-process-induced strained-Si: Extending the CMOS roadmap," IEEE Transactions on electron Devices, vol. 53, no. 5, pp. 1010-1020, 2006. [17] S. Guha and V. Narayanan, "High-κ/metal gate science and technology," Annual Review of Materials Research, vol. 39, pp. 181-202, 2009. [18] J. Robertson, "High dielectric constant gate oxides for metal oxide Si transistors," Reports on progress in Physics, vol. 69, no. 2, p. 327, 2005. [19] Y. Hu, H. Jiang, K. M. Lau, and Q. Li, "Chemical vapor deposited monolayer MoS2 top-gate MOSFET with atomic-layer-deposited ZrO2 as gate dielectric," Semiconductor Science and Technology, vol. 33, no. 4, p. 045004, 2018. [20] D. Hisamoto et al., "FinFET-a self-aligned double-gate MOSFET scalable to 20 nm," IEEE transactions on electron devices, vol. 47, no. 12, pp. 2320-2325, 2000. [21] J.-P. Colinge, M. Gao, A. Romano-Rodriguez, H. Maes, and C. Claeys, "Silicon-on-insulator''gate-all-around device''," in International Technical Digest on Electron Devices, 1990: IEEE, pp. 595-598. [22] G. Bae et al., "3nm GAA technology featuring multi-bridge-channel FET for low power and high performance applications," in 2018 IEEE International Electron Devices Meeting (IEDM), 2018: IEEE, pp. 28.7. 1-28.7. 4. [23] N. Loubet et al., "Stacked nanosheet gate-all-around transistor to enable scaling beyond FinFET," in 2017 Symposium on VLSI Technology, 2017: IEEE, pp. T230-T231. [24] R. Agarwal et al., "3D packaging for heterogeneous integration," in 2022 IEEE 72nd Electronic Components and Technology Conference (ECTC), 2022: IEEE, pp. 1103-1107. [25] W.-H. Lai et al., "A comparative study of 2.5 D and fan-out chip on substrate: Chip first and chip last," in 2020 IEEE 70th Electronic Components and Technology Conference (ECTC), 2020: IEEE, pp. 354-360. [26] J. H. Lau, "Recent advances and trends in advanced packaging," IEEE Transactions on Components, Packaging and Manufacturing Technology, vol. 12, no. 2, pp. 228-252, 2022. [27] M.-J. Wang et al., "TSV technology for 2.5 D IC solution," in 2012 IEEE 62nd Electronic Components and Technology Conference, 2012: IEEE, pp. 284-288. [28] L. Li, P. Ton, M. Nagar, and P. Chia, "Reliability challenges in 2.5 D and 3D IC integration," in 2017 IEEE 67th Electronic Components and Technology Conference (ECTC), 2017: IEEE, pp. 1504-1509. [29] W.-W. Shen and K.-N. Chen, "Three-dimensional integrated circuit (3D IC) key technology: Through-silicon via (TSV)," Nanoscale research letters, vol. 12, pp. 1-9, 2017. [30] J. P. Gambino, S. A. Adderly, and J. U. Knickerbocker, "An overview of through-silicon-via technology and manufacturing challenges," Microelectronic Engineering, vol. 135, pp. 73-106, 2015. [31] J. H. Lau and T. G. Yue, "Thermal management of 3D IC integration with TSV (through silicon via)," in 2009 59th Electronic Components and Technology Conference, 2009: IEEE, pp. 635-640. [32] G. Van der Plas et al., "Design issues and considerations for low-cost 3-D TSV IC technology," IEEE Journal of Solid-State Circuits, vol. 46, no. 1, pp. 293-307, 2010. [33] J. Miettinen, M. Mantysalo, K. Kaija, and E. O. Ristolainen, "System design issues for 3D system-in-package (SiP)," in 2004 Proceedings. 54th Electronic Components and Technology Conference (IEEE Cat. No. 04CH37546), 2004, vol. 1: IEEE, pp. 610-615. [34] S. Subramanian et al., "First monolithic integration of 3d complementary fet (cfet) on 300mm wafers," in 2020 IEEE Symposium on VLSI Technology, 2020: IEEE, pp. 1-2. [35] L. Liebmann, J. Smith, D. Chanemougame, and P. Gutwin, "CFET design options, challenges, and opportunities for 3D integration," in 2021 IEEE International Electron Devices Meeting (IEDM), 2021: IEEE, pp. 3.1. 1-3.1. 4. [36] S. K. Kim et al., "Heterogeneous 3D Sequential CFET with Ge (110) Nanosheet p-FET on Si (100) bulk n-FET by Direct Wafer Bonding," in 2022 International Electron Devices Meeting (IEDM), 2022: IEEE, pp. 20.1. 1-20.1. 4. [37] A. K. Panigrahi, S. Bonam, T. Ghosh, S. R. K. Vanjari, and S. G. Singh, "Low temperature, low pressure CMOS compatible Cu-Cu thermo-compression bonding with Ti passivation for 3D IC integration," in 2015 IEEE 65th Electronic Components and Technology Conference (ECTC), 2015: IEEE, pp. 2205-2210. [38] I. Sugaya, H. Mitsuishi, H. Maeda, and K. Okamoto, "New precision wafer bonding technologies for 3DIC," in 2015 International 3D Systems Integration Conference (3DIC), 2015: IEEE, pp. TS7. 1.1-TS7. 1.7. [39] K. Sakuma et al., "Bonding technologies for chip level and wafer level 3D integration," in 2014 IEEE 64th Electronic Components and Technology Conference (ECTC), 2014: IEEE, pp. 647-654. [40] P. A. Totta, S. Khadpe, N. G. Koopman, T. C. Reiley, and M. J. Sheaffer, "Chip-to-package interconnections," Microelectronics Packaging Handbook: Semiconductor Packaging, pp. 129-283, 1997. [41] S. Skordas et al., "Wafer-scale oxide fusion bonding and wafer thinning development for 3D systems integration: Oxide fusion wafer bonding and wafer thinning development for TSV-last integration," in 2012 3rd IEEE International Workshop on Low Temperature Bonding for 3D Integration, 2012: IEEE, pp. 203-208. [42] D. Li, X. Cui, M. Du, Y. Zhou, and F. Lan, "Effect of Combined Hydrophilic Activation on Interface Characteristics of Si/Si Wafer Direct Bonding," Processes, vol. 9, no. 9, p. 1599, 2021. [43] J. Park et al., "Advanced Cu/Polymer Hybrid Bonding System for Fine‐Pitch 3D Stacking Devices," Advanced Materials Technologies, p. 2202134, 2023. [44] S. H. Lee, K.-N. Chen, and J. J.-Q. Lu, "Wafer-to-wafer alignment for three-dimensional integration: A review," Journal of Microelectromechanical Systems, vol. 20, no. 4, pp. 885-898, 2011. [45] B. Kim, T. Matthias, M. Wimplinger, and P. Lindner, "Advanced wafer bonding solutions for TSV integration with thin wafers," in 2009 IEEE International Conference on 3D System Integration, 2009: IEEE, pp. 1-6. [46] L. Marinier, W. van Noort, R. Pellens, B. Sutedja, R. Dekker, and H. van Zeijl, "Front-to back-side overlay optimization after wafer bonding for 3D integration," Microelectronic engineering, vol. 83, no. 4-9, pp. 1229-1232, 2006. [47] S. Farrens, "Wafer-bonding technologies and strategies for 3D ICs," in Wafer Level 3-D ICs Process Technology: Springer, 2008, pp. 1-35. [48] B. Huang, C. Wang, H. Fang, S. Zhou, and T. Suga, "Moiré-based alignment using centrosymmetric grating marks for high-precision wafer bonding," Micromachines, vol. 10, no. 5, p. 339, 2019. [49] W. Jiang, H. Wang, W. Xie, and Z. Qu, "Lithography Alignment Techniques Based on Moiré Fringe," in Photonics, 2023, vol. 10, no. 4: MDPI, p. 351. [50] J. Zhu et al., "Four-quadrant gratings moiré fringe alignment measurement in proximity lithography," Optics express, vol. 21, no. 3, pp. 3463-3473, 2013. [51] N. Li, W. Wu, and S. Y. Chou, "Sub-20-nm alignment in nanoimprint lithography using Moire fringe," Nano letters, vol. 6, no. 11, pp. 2626-2629, 2006. [52] H. Zhou, M. Feldman, and R. Bass, "Subnanometer alignment system for x‐ray lithography," Journal of Vacuum Science & Technology B: Microelectronics and Nanometer Structures Processing, Measurement, and Phenomena, vol. 12, no. 6, pp. 3261-3264, 1994. [53] X. Qi, H. Yan, S. Zhou, Q. Kang, and C. Wang, "Moiré-Based Nanoprecision Bonding Alignment System for Hybrid Integration," in 2021 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA), 2021: IEEE, pp. 24-26. [54] S. K. Kim et al., "Heterogeneous 3-D Sequential CFETs With Ge (110) Nanosheet p-FETs on Si (100) Bulk n-FETs," IEEE Transactions on Electron Devices, 2023. [55] C. Gui, M. Elwenspoek, N. Tas, and J. G. Gardeniers, "The effect of surface roughness on direct wafer bonding," Journal of applied physics, vol. 85, no. 10, pp. 7448-7454, 1999. [56] "SU-8 2-25 Data Sheet." Kayaku Advanced Materials. https://kayakuam.com/products/su-8-photoresists/ (accessed. [57] "SU-8 50-100 Data Sheet." Kayaku Advanced Materials. https://kayakuam.com/products/su-8-photoresists/ (accessed. [58] C.-H. Lin, G.-B. Lee, B.-W. Chang, and G.-L. Chang, "A new fabrication process for ultra-thick microfluidic microstructures utilizing SU-8 photoresist," Journal of Micromechanics and Microengineering, vol. 12, no. 5, p. 590, 2002. [59] C.-T. Chung, C.-W. Chen, J.-C. Lin, C.-C. Wu, C.-H. Chien, and G.-L. Luo, "First experimental Ge CMOS FinFETs directly on SOI substrate," in 2012 International Electron Devices Meeting, 2012: IEEE, pp. 16.4. 1-16.4. 4. [60] I. Amidror, The Theory of the Moiré Phenomenon: Volume I: Periodic Layers. Springer Science & Business Media, 2009. [61] C. Wang and T. Suga, "A novel Moiré fringe assisted method for nanoprecision alignment in wafer bonding," in 2009 59th electronic components and technology conference, 2009: IEEE, pp. 872-878. [62] C. Wang and T. Suga, "Moiré method for nanoprecision wafer-to-wafer alignment: Theory, simulation and application," in 2009 International Conference on Electronic Packaging Technology & High Density Packaging, 2009: IEEE, pp. 219-224. [63] O. Cortazar-Martínez, J.-A. Torres-Ochoa, J.-G. Raboño-Borbolla, and A. Herrera-Gomez, "Oxidation mechanism of metallic chromium at room temperature," Applied Surface Science, vol. 542, p. 148636, 2021. | - |
dc.identifier.uri | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/92469 | - |
dc.description.abstract | 過去幾十年來,半導體一直持續遵循著摩爾定律發展,電晶體密度每18個月會加倍。然而,隨著更高效能但體積更小的半導體產品推陳出新,其中的元件晶片在微縮路上反覆面臨物理和技術限制。因此,學研產業各界都持續研究新的技術和晶片結構,以維持摩爾定律引領的半導體增長趨勢。
為了延長摩爾定律同時提升晶片性能,晶片會由傳統平面微縮逐漸朝向3D IC的趨勢發展。3D IC發展方向包含先進封裝技術及新型電晶體立體結構,將多個功能晶片和垂直堆疊的電晶體結構整合在一起,讓晶片朝向立體化發展。其中,在未來技術節點的開發上被高度關注的互補型場效電晶體(CFET)是深具潛力的新型電晶體架構,在此結構中p型與N型電晶體會做垂直堆疊。這種架構可以有效地減少單一電晶體占地面積使電晶體的密度加倍。 序列型互補式場效電晶體(sequential CFET)通常採用晶片鍵合(wafer bonding)等技術,在下層元件上堆疊上層元件的通道材料。此製程方案的其中一項挑戰是製作上層元件時必須考慮熱預算以免影響下層元件的特性,因此發展序列型互補式場效電晶體的低溫整合製程相當重要。本篇論文旨在研究序列型互補式場效電晶體(sequential CFET)方案中垂直堆疊電晶體製程的對準問題,期望發展利用薄膜轉移技術堆疊元件薄膜、完成與下層元件的整合製程。在序列型互補式場效電晶體(sequential CFET)的方案中,我們對曝光圖案佈局設計、堆疊元件層製備和對齊方法進行開發。曝光圖案佈局採用縮小PFET佔地面積以進行金屬層互連,以及設計電晶體布局位置安排以達成垂直堆疊電晶體。 在元件及堆疊製程,我們使用化學機械平坦化及背側矽去除來製備元件薄膜。再以SU-8固定上層元件薄膜,在建立的光學對準系統下進行堆疊,並引入莫列波紋方法來研究兩層電晶體的對準。透過在矽基板和玻璃上製作鉻光柵,我們獲得不同偏差位移的光學莫列波紋,得以評估和校正堆疊層的偏移。最後,我們展示了以莫列波紋方法進行對準堆疊的頂部和底部層電晶體。從實驗結果我們歸納莫列波紋可以作為在可見光下進行結構堆疊的潛力對準方法,有助於實現3D IC中立體堆疊電晶體結構的技術。 | zh_TW |
dc.description.abstract | Over the decades, the development of semiconductors has followed the pace of Moore’s Law to double the transistor density per 18 months. As semiconductor devices continue to shrink, Moore's Law scaling is encountering inherent physical and technological limitations. Consequently, novel technologies and device structures have been investigated to uphold the growth trajectory outlined by Moore's Law.
To extend Moore’ Law and boost the chip performance, 3D IC is a highly pursued trend in future era rather than traditional scaling in the past. 3D IC techniques involve new vertical transistor structures and advanced packaging to integrate multiple function chips and transistor structure in vertical stack. The complementary field effect transistor (CFET) is a potential architecture for 3D development in transistor level and has attracted significant interest. CFET involves stacking a pMOS onto an nMOS or vice versa. This architecture effectively doubles the density of the transistors, leading to a reduction in footprint. The fabrication of sequential CFET typically employs wafer bonding to integrate channel material of top tier devices onto the bottom devices. One of the challenges is the thermal budget to process the top tier devices without degradation in bottom tier devices. Therefore, the low temperature process for sequential CFET is required. In this thesis, we investigate the alignment of vertically stacked transistor experimentally in the developing sequential CFET process which aims at stacking device through membrane transfer techniques. The sequential integration process was developed in mask layout design, device layer preparation for stacking and alignment approach. Mask layout design involves PFET footprint reduction for interconnect and corresponding placement of PFET and NFET. After device fabrication on chip, chemical mechanical planarization, and backside Si stripping were employed to prepare device membrane. In the stacking process, we employed SU-8 to hold the top membrane and implemented Moiré fringe method to investigate the alignment of transistors on two layer. The optical Moiré fringe with various displacement was obtained by fabricating chromium gratings on Si and glass. The misalignment of stacked layer can then be evaluated and calibrated. Finally, we have demonstrated aligned top and bottom tier transistors with Moiré fringe. From the alignment experiment, it is believed that Moiré fringe has potential in providing alignment method under visible light for structure stacking in vertical integration of 3DIC. | en |
dc.description.provenance | Submitted by admin ntu (admin@lib.ntu.edu.tw) on 2024-03-22T16:39:09Z No. of bitstreams: 0 | en |
dc.description.provenance | Made available in DSpace on 2024-03-22T16:39:09Z (GMT). No. of bitstreams: 0 | en |
dc.description.tableofcontents | 誌謝 i
摘要 ii ABSTRACT iv CONTENTS vi LIST OF FIGURES ix LIST OF TABLES xiv Chapter 1 Introduction 1 1.1 Moore’s law scaling and technology landscape 1 1.2 Fabrication challenges and technology evolution 3 1.2.1 Fabrication challenges 3 1.2.2 Technology milestones 5 1.2.3 From planar to FinFET and Nanosheet 6 1.3 Towards 3D electronics 8 1.3.1 Advanced packaging 8 1.3.2 Vertical transistor architectures 10 Chapter 2 CFET and 3D Sequential Integration 12 2.1 CFET introduction 12 2.1.1 CFET architecture 12 2.1.2 Monolithic CFET 13 2.1.3 Sequential CFET 14 2.2 Sequential integration of CFET 16 2.2.1 CMOS sequential integration process 16 2.2.2 The need for low temperature sequential CFET process 17 2.2.3 Low temperature integration by device stacking 17 2.3 The need for wafer sequential process 17 2.4 Wafer bonding for 3D integration 18 2.4.1 Wafer bonding techniques 18 2.4.2 From wafer bonding to hybrid bonding 19 2.4.3 Hybrid bonding in 3D IC integration 21 2.5 Alignment process for 3D integration 22 2.5.1 Alignment methods for wafer bonding 23 2.5.2 High precision wafer bonding alignment by Moiré-based method 25 Chapter 3 Transistors for Sequential CFET Integration 28 3.1 TSRI runcard design for FinFET 28 3.1.1 FinFET fabrication setup 28 3.1.2 FinFET layout sample 29 3.2 TSRI runcard design for sequential CFET 31 3.2.1 Transistor stacking process for sequential CFET 31 3.2.2 Single FinFET layout for sequential CFET 33 3.2.3 Mask layout for sequential CFET 34 3.2.4 Alignment design in sequential process for CFET 37 3.3 Fabrication of Ge FinFET device 38 3.3.1 Device layer preparation and zero mark fabrication 39 3.3.2 Ge epitaxy and active layer definition 39 3.3.3 High-k metal gate deposition and definition 40 3.3.4 Oxide passivation and CMP 44 Chapter 4 Moiré Fringe Assisted Sequential CFET Structure Stacking 45 4.1 Moiré fringe concept 45 4.2 Square gratings and generated Moiré fringe 49 4.3 Alignment system setup with square gratings features 52 4.4 Square gratings structure for alignment test 54 4.4.1 Fabrication of periodic gratings on Si host substrate 54 4.4.2 Contrast enhancement of the periodic gratings 60 4.4.3 Fabrication of periodic metal gratings on glass substrate 62 4.5 Optical Moiré fringe in real structure 64 4.6 Moiré fringe assisted sequential CFET structure stacking 67 Chapter 5 Conclusion and Future Work 70 REFERENCE 72 | - |
dc.language.iso | en | - |
dc.title | 莫列波紋於序列型互補式場效電晶體之垂直對準應用探討 | zh_TW |
dc.title | Application Study of Moiré Fringe in Vertical Alignment of Sequential CFET Integration | en |
dc.type | Thesis | - |
dc.date.schoolyear | 112-1 | - |
dc.description.degree | 碩士 | - |
dc.contributor.oralexamcommittee | 林致廷;吳肇欣;陳奕君 | zh_TW |
dc.contributor.oralexamcommittee | Chih-Ting Lin;Chao-Hsin Wu;I-Chun Cheng | en |
dc.subject.keyword | 序列型互補式場效電晶體,莫列波紋,垂直對準,薄膜製程,三維整合, | zh_TW |
dc.subject.keyword | sequential complementary-FET,Moiré fringe,alignment,membrane process,3D integration, | en |
dc.relation.page | 75 | - |
dc.identifier.doi | 10.6342/NTU202400064 | - |
dc.rights.note | 未授權 | - |
dc.date.accepted | 2024-01-15 | - |
dc.contributor.author-college | 電機資訊學院 | - |
dc.contributor.author-dept | 電子工程學研究所 | - |
顯示於系所單位: | 電子工程學研究所 |
文件中的檔案:
檔案 | 大小 | 格式 | |
---|---|---|---|
ntu-112-1.pdf 目前未授權公開取用 | 6.32 MB | Adobe PDF |
系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。