Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 工學院
  3. 工程科學及海洋工程學系
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/89119
Title: MOS 電流模式邏輯應用於數位電路之設計
Mos Current-mode Logic Applied to Digital Design
Authors: 李允中
Yun-Chung Lee
Advisor: 陳昭宏
Jau-Horng Chen
Keyword: 電流模式邏輯,差動電路,數位設計流程,高速,電腦輔助設計,
current mode logic,differential circuit,digital design flow,high-speed,computer-aided design,
Publication Year : 2023
Degree: 碩士
Abstract: 本文提出了一種用於實現Current Mode Logic (CML)電路的數位設計流程。CML電路是全差動電路,不能以目前商用Computer-Aided Design (CAD)工具直接進行設計,必須開發一種有別以往的設計方法,以便使用標準CAD工具自動化設計CML電路。首先設計CML標準元件,並生成商業CAD工具所需的元件庫,在單端流程進行合成、佈局及繞線,讓商業CAD工具將CML電路視為標準的CMOS邏輯電路,同時開發了一種自動將單端電路轉換為全差動CML電路的演算法。在驗證完設計流程後,使用UMC的0.18微米製程設計了一個100MHz的sigma-delta modulation digital-to-analog converter (DAC)。本研究相較於以前的CML設計自動化流程不同,本研究成功的解決晶片內金屬層密度和大規模Design Rule Check (DRC)問題,並以此設計流程下線了一個實體晶片。
In this paper a digital design flow for implementing Current Mode Logic (CML) circuits is presented. CML circuits are fully differential and are not directly supported by commercial Computer-Aided Design (CAD) tools. A special design methodology must be developed such that design of CML circuits can be automated using standard CAD tools. CML standard cells are first designed and the required libraries required for commercial CAD tools are then generated. Synthesis and place & route (P&R) in a single-ended domain that tricks commercial CAD tools as treating CML circuits as standard CMOS logic circuits. An algorithm that automatically converts single-ended circuits into fully differential CML circuits is developed. After validation of the design flow, a 100-MHz sigma-delta modulation Digital-to-analog Converter (DAC) was taped out using UMC's 0.18um process. Unlike previous works on CML design automation, this work ended with a real fabricated chip, where lots of effort were put in to resolve density and large scale Design Rule Check (DRC) problems.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/89119
DOI: 10.6342/NTU202303723
Fulltext Rights: 同意授權(全球公開)
Appears in Collections:工程科學及海洋工程學系

Files in This Item:
File SizeFormat 
ntu-111-2.pdf2.37 MBAdobe PDFView/Open
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved