Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電信工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/65629
Title: 使用於IEEE 802.11n規範中之低密度同位檢查碼解碼器硬體架構設計
A Hardware Architecture Design of the Low-Density Parity-Check Code Decoder for IEEE 802.11n Standard
Authors: Bo-Wen Tung
童柏文
Advisor: 林茂昭(Mao-Chao Lin)
Keyword: 低密度同位檢查碼,802.11n,最小和演算法,排列式加速解碼,分割列-臨界演算法,降低繞線壅塞,
low-density parity check code,802.11n,min-sum algorithm,permuted accelerated decoding,split-row threshold algorithm,routing congestion reduction,
Publication Year : 2012
Degree: 碩士
Abstract: 現今的LDPC 解碼器在實作上所面對的其中一個主要的挑戰乃在於,隨著平行處理單元的增加,其內部的連線複雜度亦隨之上升,進而使得晶片整體的面積、延遲以及功耗跟著增加。在此篇論文中,為了能獲得由Mosehnin 提出的split-row threshold algorithm 對硬體所帶來的好處,以及保留住802.11n 標準中所定義的LDPC碼的優異糾錯能力,我們提出了一個採用縮減量化法的分核架構。而實作的結果顯示,在繞線階段前的面積相近的情況下,採用我們所提出之架構的解碼器的面積為2.58平方公厘,並且可達到85%的利用率,而採用傳統未分割的架構的解碼器其利用率僅達70%,面積則為3平方公厘。
One of the main challenges of implementing an LDPC code decoder is that the interconnection
complexity is growing along with the number of the parallel processing
units, which results in the increased delay, power dissipation, and chip area. In this
thesis, we propose a design called split-core architecture with reduced-quantization method which reserves the benefit of split-row threshold algorithm proposed by Mohsenin and simultaneously retains the good error performance for a multi-mode LDPC decoder of 802.11n standard. The implementation results show that the area of a decoder with our proposed architecture is 2.58 mm2 with a final core utilization of 85%, as compared to the area of 3 mm2 and a core utilization of 70% for the non-splitting architecture, while the area sizes are similar for both architectures before the routing process.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/65629
Fulltext Rights: 有償授權
Appears in Collections:電信工程學研究所

Files in This Item:
File SizeFormat 
ntu-101-1.pdf
  Restricted Access
1.91 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved