請用此 Handle URI 來引用此文件:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/44122
標題: | 超薄氧化層純水補償技術及氫對ONO介電層可靠度之影響 Compensation Technique of Ultra-Thin Oxide in D.I. Water and the Effect of Hydrogen on the Reliability of Oxide-Nitride-Oxide (ONO) Dielectrics |
作者: | Yi-Lin Yang 楊宜霖 |
指導教授: | 胡振國(Jenn-Gwo Hwu) |
關鍵字: | 超薄氧化層,高介電常數閘極介電質,電荷儲存快閃記憶體,氫抺,除, Ultra-thin oxide,high-k gate dielectric,charge trapping flash memory,hydrogen erase, |
出版年 : | 2009 |
學位: | 博士 |
摘要: | 在這個研究中,我們提出了掃描頻率陽極氧化(Scanning-frequency Anodization)修補的方法來修補超薄二氧化矽氧化層(SiO2)以增進其特性。我們所使用的掃描頻率為20赫茲到200k赫茲。在經過掃描頻率修補之後,厚度為18Å的二氧化矽氧化層,其在-2V之閘極漏電流密度(Gate Leakage Current Density)為1.5A/cm2,較相同厚度未經修補之二氧化矽氧化層降低了75%。除此之外,在經過掃描頻率陽極氧化修補之後,其界面缺陷密度(Dit)也減少了20%。
因為高介電常數(High-k)材料的氧化鋁(Al2O3)有在低電場下低漏電流及在高電場下高穿隧電流的特性,因此我們用來取代MONOS型式非揮發性記憶體中的二氧化矽氧化層。我們用-16V抹除(Erase)10ms,可達到6V的平帶電壓(Flatband Voltage)横移。其10年投影預測之寫入(Program)/抹除電壓差,在室溫及85oC下,分別為5.3V及4.9V。 我們在研究中也發現,在400oC或更高的溫度之下以氫氣烘烤,能夠抹除以氮化矽為儲存層的電荷儲存記憶體中的儲存電子。無論原先的平帶電壓為何,在元件周邊區域經過高溫氫處理之後,所有的平帶電壓值都會相同。但氫只會影響有儲存電荷的區域,若元件中沒有儲存電荷,則不受影響。此特性可以解決紫外光或是電漿所引起的周邊電荷儲存問題。經過紫外光照射而有周邊電荷儲存的記憶體元件在400oC下僅需15分鐘即可抹除其儲存電荷。 In this work, a method named scanning-frequency anodization (SF-ANO) was proposed to improve the quality of ultra-thin thermally grown SiO2. The frequency condition of SF is from 20Hz to 200kHz. After SF-ANO treatment, the gate leakage current of 18Å SiO2 is 1.5A/cm2 at -2 V, which is 75% off compare with the device with the same thickness without ANO treatment. Besides, 25% reduction in interface trap density (Dit) can also be observed after SF-ANO treatment. High performance trap-less MAD Al2O3 was then used to replace the tunnel and block layer in MONOS type flash memory because of the suppressed gate leakage current at low electric field and enhanced tunneling current at high electric field, and a MANAS stack is obtained. 6V erase window can be achieved in 10ms by using -16V erase voltage. Besides, the 10-year projected retention window is as large as 4.9V at 85oC, and 5.3V at RT. Hydrogen is found to invade into nitride-based charge trapping memory stack from the edge and neutralize the trapping electrons as baking at temperature of 400oC or above. Regardless of the programmed flatband voltages (VFB) are, all the devices had the same VFB at the edge of the devices. Hydrogen invasion occurs only in the programmed ONO devices; a non-programmed ONO device would not be affected. The experimental results are suggested to solve the problems of UV or plasma induced charge trapping. The UV induced trapping charges can be eliminated in 15 minutes as baking at 400oC. |
URI: | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/44122 |
全文授權: | 有償授權 |
顯示於系所單位: | 電子工程學研究所 |
文件中的檔案:
檔案 | 大小 | 格式 | |
---|---|---|---|
ntu-98-1.pdf 目前未授權公開取用 | 1.4 MB | Adobe PDF |
系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。