Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電信工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/42267
Title: 經銅線傳輸之百億位元乙太網路系統時脈回復機架構設計與性能分析
Design of a Timing Recovery and Performance Analysis for 10GBASE-T Ethernet System
Authors: Chu-Yun Lin
林楚耘
Advisor: 曹恆偉(Hen-Wai Tsao)
Keyword: 百億位元乙太網路,符元時脈回復機,時脈誤差偵測器,內插器,迴路延遲,
10GBASE-T (IEEE 802.3an) Ethernet System,Symbol Timing Recovery,Non-Loop Timing,Timing Error Detector,Interpolator,Loop Delay,
Publication Year : 2008
Degree: 碩士
Abstract: 本論文主要針對百億位元乙太網路系統(10GBASE-T Ethernet System, IEEE 802.3an),提出在non-loop timing操作方式下所需之符元時脈回復機,並針對時脈誤差偵測器和內插器架構,進行深入分析與探討;使用典型架構(單一數位鎖相迴路與數個延遲鎖定迴路混合使用),以及所提出基於平均取樣相位所設計之符元時脈回復機,達成10GBASE-T系統四對線同步之目標;此外設計一種可減少迴路延遲之符元時脈回復機,降低時脈回復機輸出時脈抖動,並增加系統回復較高類比數位轉換器取樣時脈誤差之能力。藉由適用於10GBASE-T系統之接收機,評估所回復時脈,對於通道等化機制及串音干擾消除效能影響,在模擬結果中可發現,本論文所提出之架構均符合系統所需最小決策點訊噪比,可確保達到10GBASE-T規格中對於位元錯誤率之要求。
This thesis proposes a symbol timing recovery architecture using non-loop timing scheme for 10GBASE-T Ethernet System (IEEE 802.3an). The timing error detector and the interpolator architecture are discussed in this thesis. In order to achieve the four-pair synchronization in the 10GBASE-T Ethernet System, two symbol timing recovery architectures are presented, including conventional (a single digital phase-locked loop accompanies with multiple delay-locked loops) one and average sampling phase one. In addition, a symbol timing recovery with reduced loop delay is proposed. It is able to lower the jitter of the recovered symbol clock and recover larger sampling frequency offset at the analog-to-digital converter. The performance of these symbol timing recovery architectures is compared in terms of the decision point signal-to-noise ratio (dpSNR) of an existing software 10GBASE-T receiver architecture. Simulation results show that the proposed architectures can meet the requirement of minimum dpSNR and achieve the bit-error-rate specification in the standard.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/42267
Fulltext Rights: 有償授權
Appears in Collections:電信工程學研究所

Files in This Item:
File SizeFormat 
ntu-97-1.pdf
  Restricted Access
1.61 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved