Please use this identifier to cite or link to this item:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/40782| Title: | 二維網格晶片網路架構下之低傳輸延遲方法 Low Transmission Latency Method for 2D-mesh NoC Architecture |
| Authors: | Yen-Chang Lee 李晏彰 |
| Advisor: | 李秀惠 |
| Keyword: | 晶片網路,晶片系統,網格,兩層,延遲, Network-on-Chip,System-on-Chip,mesh,2-level,Latency, |
| Publication Year : | 2007 |
| Degree: | 碩士 |
| Abstract: | 隨著晶片製程技術的進步,現今一個晶片上已可以容納超過一億個邏輯閘,因此晶片系統(system-on-a-chip)的設計將容許涵蓋數量龐大的IP核心,然而各個IP之間的訊息交換將會形成一項新的挑戰,因此近年晶片網路(Network-on-chip)架構被提出,它提供一個具良好延伸性並且可靠的晶片通訊方式。2D網格(mesh)拓墣架構在過去的NoC設計中被普遍的使用,因為它能使用簡單的路由演算法,並且具有好的網路延展性。但是由於2D網格拓墣有相對較大的網路半徑,造成有些長距離的封包傳送有較大的傳輸延遲。因此在這篇論文中我們針對傳統2D網格拓墣提出一個簡單的設計方法,概念是讓長距離封包傳送在額外的另一層網格拓墣。實驗實作一個大小為12 x12的雙層網格拓墣NoC,在分別以3x3和4x4個節點為群組的架構下,使用Uniformly Distributed 流量測試且和一般的網格拓墣比較,結果顯示最小的平均傳輸延遲分別降低32%和25%,而付出的面積成本為21.2%和11.9%。 With the development of deep submicron chip technology, a chip can pack more than a billion transistors nowadays. This capacity will allow the System-on-Chip (SoC) designs with a large amount of IP cores on a single chip. However, the inter-communication between IP cores becomes a new challenge. In recent years, Network-on-Chip (NoC) has been proposed to provide an on-chip communication infrastructure with better scalability and reliability. The 2D mesh is a very popular topology of previous NoC designs, because of the simplicity with designing its routing algorithm and network scalability. However, mesh has a relatively large average distance between any two nodes; hence some long distance traffic suffers from high transmission latency. In this thesis, we proposed an easy design method for 2D mesh NoC, the concept is letting the long distance traffic traverse on an additional Level-2 mesh. Simulation results demonstrate that it can reduce the transmission latency of long distance traffic. The 2-level 12x12 mesh with 3x3 sub-meshes and 4x4 sub-meshes can reduce the minimum latency of Uniformly Distributed traffic by 32%, and 25% compared to normal mesh architectures, the area overhead of routers are 21.2%, and 11.9%, respectively. |
| URI: | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/40782 |
| Fulltext Rights: | 有償授權 |
| Appears in Collections: | 資訊工程學系 |
Files in This Item:
| File | Size | Format | |
|---|---|---|---|
| ntu-96-1.pdf Restricted Access | 604.79 kB | Adobe PDF |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.
