Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電信工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/32872
Title: 使用區碼記憶之低密度同位元檢查碼編解碼器電路設計
Circuit Design for the LDPC Codec Using Interblock Memory
Authors: Hong-Fu Chou
周泓甫
Advisor: 林茂昭
Keyword: 區塊記憶,低密度同位元檢查碼,電路設計,
Interblock memory,LDPC,circuit design,Implementation,
Publication Year : 2006
Degree: 碩士
Abstract: 根據參考文獻可知在編碼系統加上區塊記憶系統對於短編碼長度其錯誤更正能力具有大幅度改善,錯誤率效能都超越沒有區塊記憶系統。然而所需付出的代價是解碼複雜度以及速度增加。在此篇論文中,將實現LDPC 編碼解碼器以及具有延遲處理之LDPC 編解碼器,然後比較增加延遲處理器前後之硬體效能與錯誤更正能力差異。
在編碼器方面,我們根據Richardson 的高效率低複雜度之編碼器概念,然後Parhi 將此概念以位移循環方式之設計來建構編碼器。在這篇論文中,將此編碼器實現並且與以生成矩陣方式之編碼器比較效能與複雜度。在解碼器方面,我們是根據Parhi 所提出,使用Tanner graph 的概念以及部分平行式架構。
此外我們對區塊記憶解碼器之兩種設計, 即無遞迴式以及遞迴式之延遲處理解碼器架構都給予實現。在此篇論文中,描述此兩種硬體架構效能之優劣。
It has been shown that by properly introducing interblock memory to binary LDPC code, the decoded error rates can be significantly reduced for short code length.
However, the price is the increased decoding delay and decoding complexity. In this thesis, we conduct both the circuit design of LDPC codec and LDPC with interblock
memory codec. Then, we compare the performance of both coding scheme based on complexity and the error rate.
For the LDPC encoder, we consider two kinds of approaches. One was proposed by Richarson and was implemented by Parhi and the other is the generation matrix implemented by look up table. The decoder approach is implemented with partial
parallel architecture.
For the decoder of the LDPC code with interblock memory, it has been shown that there are two possible designs. One is the feedforward-only decoding and the other is the decoding with the feedback feature. In this thesis, we also compare the advantage and disadvantage of both designs based on the view of circuit application.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/32872
Fulltext Rights: 有償授權
Appears in Collections:電信工程學研究所

Files in This Item:
File SizeFormat 
ntu-95-1.pdf
  Restricted Access
4.21 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved