Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 資訊工程學系
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/28486
Title: 低功率混合式晶片網路矽智產配置
Low Power Mapping of Cores onto Hybrid Noc Architectures
Authors: Jhih-De Wang
王志得
Advisor: 賴飛羆(Fei-Pei Lai)
Keyword: 晶片網路,矽智財配置,低功率,
Network-on-Chip,Mesh topology:Core mapping,Low power,
Publication Year : 2007
Degree: 碩士
Abstract: 隨著系統晶片(System-on-Chip)的發展,越來越多的功能源件被整合在單一晶片中。傳統上,這些元件的資料主要藉由匯流排互相傳遞。然而,當單一系統晶片上的元件個數增加到一定數量時,匯流排系統也將相對變得複雜。這些錯綜複雜的匯流排所造成的影響是大量的功率消耗、傳遞延遲的增加以及訊號同步的困難度上升。晶片網路(Network-on-Chip)是近幾年被提出來解決匯流排問題的通訊架構,在此架構下,各元件之間的資料傳遞將以類似網路的方式進行。儘管有許多晶片網路設計方法一再被提出,而且這些方法也大幅地改善了傳統匯流排所面臨到的問題,然而,一些新的問題也相對地產生。舉例來說,服務品質(QoS)、頻寬最佳化、交換器(switch)設計、網路介面(NI)設計等都是晶片網路所需注意的設計重點。在這篇論文中,我們提出了新的智慧型低功率晶片通訊架構,以解決目前晶片內部資料傳遞所遇到的問題。主要的研究議題有二:一是提出一個結合匯流排及低功率網路架構;二是提出如何在節省功率的前提下將矽智財(Intellectual property)配置於此架構中。
With the advance of the semiconductor technology, a huge number of transistors available on a single chip allows designers to integrate tens of intellectual property (IP) blocks together with large amounts of embedded memory. In tradition, data was transferred with bus based on shared medium architectures. However, the bus based on shared medium architectures will not be suitable as they will have to be implemented as hierarchical structures extending to multiple levels. SoC would face the problems like the huge power consumption caused by the complicated bus, the high signal propagation delays which would make synchronous bus based global communication difficult, and also the noise due to the increased RLC effects in deep sub-micro technologies. The NoC (Network-on-Chip) architecture was recently proposed to overcome limitations of the bus architecture. A NoC is an intra-chip communication infrastructure and usually composed by a set of routers inter-connected by point to point communication channels. Even many methods designing the NoC have been proposed which overcome many problems of the SoC, however, there are some new problems emerging. For examples, Quality of Service (QoS), bandwidth optimization, switch design, and Network Interface (NI) design are the points we need to focus on as we design NoC. In this thesis, we discuss two issues, the first one is that we propose a new intelligent architecture combining the SoC and the NoC these two architectures together, and another one is that we propose a solution to the problem of mapping applications onto our architecture while considering execution time and energy consumption.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/28486
Fulltext Rights: 有償授權
Appears in Collections:資訊工程學系

Files in This Item:
File SizeFormat 
ntu-96-1.pdf
  Restricted Access
2.33 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved