Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/22883
Title: 利用動態相位誤差補償技巧之快速鎖定鎖相迴路
A Dynamic Phase Error Compensation Technique for Fast-Locking Phase-Locked Loops
Authors: Yu-Hsiang Huang
黃昱翔
Advisor: 林宗賢(Tsung-Hsien Lin)
Keyword: 鎖相迴路,快速鎖定,相位補償,頻率合成器,
PLL,fast-locking,phase error compensation,frequency synthesizer,
Publication Year : 2009
Degree: 碩士
Abstract: 本篇論文實現了一個快速鎖定的鎖相迴路。藉由我們所提出的方法,鎖相迴路於鎖定期間,其相位誤差的大小與極性會持續性地被偵測。接著利用動態改變除數的方式來補償所偵測到的相位誤差。由於在鎖定過程中,鎖相迴路都維持在一個較小的相位誤差。因此,鎖定時間可有效地縮短。除此之外,在此作品內加入了一個輔助性的充電幫浦,提供適當的電流給迴路濾波器以加快頻率的改變速度。此快速鎖定的方法實現於一個50億赫茲的鎖相迴路。使用台積電0.18深次微米製程,整個鎖相迴路操作在1.8-V共花費11mA電流。所量測到的鎖定時間為2us於40-kHz的迴路頻寬下。在53.4億赫茲下,相位雜訊於1-MHz頻率誤差下為-114.28 dBc/Hz,參考頻率突波於10-MHz頻率誤差下低於-70 dBc。
This thesis presents a fast-locking technique for phase-locked loops (PLLs). In the proposed technique, the polarity and magnitude of the phase error at the phase-frequency detector (PFD) input is continuously monitored during the locking process. The detected phase error is then coarsely compensated by dynamically changing the divide ratios. The proposed method allows the PLL to maintain a small phase error throughout the frequency acquisition process; thereby reducing settling time. To further enhance the locking speed, an auxiliary charge pump is applied to the loop filter during the fast-locking mode to facilitate a rapid frequency update.
The proposed technique is incorporated in the design of a 5-GHz PLL. Fabricated in the TSMC 0.18-μm CMOS technology, the whole PLL dissipates 11 mA from a 1.8-V supply. The measured settling time is about 2μs at a 40-kHz steady-state loop bandwidth. At 5.34 GHz, the phase noise measured at 1-MHz offset is -114.28 dBc/Hz, and the reference spurs at 10-MHz offset are lower than -70 dBc.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/22883
Fulltext Rights: 未授權
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-98-1.pdf
  Restricted Access
1.79 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved