請用此 Handle URI 來引用此文件:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/34285完整後設資料紀錄
| DC 欄位 | 值 | 語言 |
|---|---|---|
| dc.contributor.advisor | 陳中平(Chung-Ping Chen) | |
| dc.contributor.author | Ahmet Gürhanlı | en |
| dc.contributor.author | 楊承燁 | zh_TW |
| dc.date.accessioned | 2021-06-13T06:01:24Z | - |
| dc.date.available | 2006-07-27 | |
| dc.date.copyright | 2006-07-27 | |
| dc.date.issued | 2006 | |
| dc.date.submitted | 2006-06-23 | |
| dc.identifier.citation | ARM7 data sheet, from www.arm.com
Steve Furber, ARM System-On-Chip Architecture, Second Edition, Addison Wesley Hennessy and Patterson, Computer Architecture - A Quantitative Approach, 3rd edition, Morgan Kau mann Patterson and Hennessy, Computer Organization and Design - The Hardware/Software Interface, 3rd edition, Morgan Kau mann Wayne Wolf, Modern VLSI Design, System-on-chip Design, 3rd edition, Prentice Hall | |
| dc.identifier.uri | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/34285 | - |
| dc.description.abstract | 此篇論文討論ARM指令相容之精簡指令集處理器設計,此處理器以3級管線化設計之,包含存取指令,解碼,和執行等三級。此處理器設計包含了44個輸入接腳及79個輸出接腳,資料及定址匯流排則為32位元,最高運算速度可達90MHz。此晶片設計以0.18製程製造。 | zh_TW |
| dc.description.abstract | We are going to see the design process of a RISC processor for ARM
instructions. The processor is pipelined into 3 stages; fetch, decode and execute. There are 44 input and 79 output pins, excluding the power connections. The data and address bus are both 32-bit. Highest frequency is 90MHz with 0.18 CMOS technology. The processor supports virtual memory systems. Instruction set covers branch and branch with link, data processing, program status register transfer, multiply and multiply accumulate, single data transfer, block data transfer, single data swap, software interrupt, coprocessor data operations, coprocessor data transfers, coprocessor register transfers and undefined instruction. We will start with building a general idea about the architecture and IO signals of the processor. Then we will see the instruction set of the processor including the binary encoding of the instructions. We will examine the organization of the components of the processor in third chapter. Fourth chapter is about design flow ie, the transformation of the design from an RTL code into a physical chip. In fifth chapter we will se the simulation results of post-layout design. Then we will end up with the conclusion. | en |
| dc.description.provenance | Made available in DSpace on 2021-06-13T06:01:24Z (GMT). No. of bitstreams: 1 ntu-95-R93943159-1.pdf: 2674218 bytes, checksum: d565000223920d78c15bcda2cda35fe2 (MD5) Previous issue date: 2006 | en |
| dc.description.tableofcontents | Intruduction 1
Instruction Set 6 Components 22 Design Flow 42 Simulartion Results 48 Coclusion 53 | |
| dc.language.iso | en | |
| dc.subject | 精簡指令集 | zh_TW |
| dc.subject | 微處裡器 | zh_TW |
| dc.subject | RISC | en |
| dc.subject | ARM | en |
| dc.subject | processor | en |
| dc.subject | computer architecture | en |
| dc.subject | VLSI | en |
| dc.title | ARM 指令相容的RISC 微處裡器 設計 | zh_TW |
| dc.title | Design of a RISC Processor Compatible with ARM Instructions | en |
| dc.type | Thesis | |
| dc.date.schoolyear | 94-2 | |
| dc.description.degree | 碩士 | |
| dc.contributor.oralexamcommittee | 盧奕璋(Yi-Chang Lu),黃俊郎(Jiun-Lang Huang) | |
| dc.subject.keyword | 精簡指令集,微處裡器, | zh_TW |
| dc.subject.keyword | ARM,RISC,processor,computer architecture,VLSI, | en |
| dc.relation.page | 56 | |
| dc.rights.note | 有償授權 | |
| dc.date.accepted | 2006-06-23 | |
| dc.contributor.author-college | 電機資訊學院 | zh_TW |
| dc.contributor.author-dept | 電子工程學研究所 | zh_TW |
| 顯示於系所單位: | 電子工程學研究所 | |
文件中的檔案:
| 檔案 | 大小 | 格式 | |
|---|---|---|---|
| ntu-95-1.pdf 未授權公開取用 | 2.61 MB | Adobe PDF |
系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。
