Skip navigation

DSpace

機構典藏 DSpace 系統致力於保存各式數位資料(如:文字、圖片、PDF)並使其易於取用。

點此認識 DSpace
DSpace logo
English
中文
  • 瀏覽論文
    • 校院系所
    • 出版年
    • 作者
    • 標題
    • 關鍵字
    • 指導教授
  • 搜尋 TDR
  • 授權 Q&A
    • 我的頁面
    • 接受 E-mail 通知
    • 編輯個人資料
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
請用此 Handle URI 來引用此文件: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/34285
完整後設資料紀錄
DC 欄位值語言
dc.contributor.advisor陳中平(Chung-Ping Chen)
dc.contributor.authorAhmet Gürhanlıen
dc.contributor.author楊承燁zh_TW
dc.date.accessioned2021-06-13T06:01:24Z-
dc.date.available2006-07-27
dc.date.copyright2006-07-27
dc.date.issued2006
dc.date.submitted2006-06-23
dc.identifier.citationARM7 data sheet, from www.arm.com
Steve Furber, ARM System-On-Chip Architecture, Second Edition, Addison Wesley
Hennessy and Patterson, Computer Architecture - A Quantitative Approach, 3rd edition, Morgan Kau mann
Patterson and Hennessy, Computer Organization and Design - The Hardware/Software Interface, 3rd edition, Morgan Kau mann
Wayne Wolf, Modern VLSI Design, System-on-chip Design, 3rd edition, Prentice Hall
dc.identifier.urihttp://tdr.lib.ntu.edu.tw/jspui/handle/123456789/34285-
dc.description.abstract此篇論文討論ARM指令相容之精簡指令集處理器設計,此處理器以3級管線化設計之,包含存取指令,解碼,和執行等三級。此處理器設計包含了44個輸入接腳及79個輸出接腳,資料及定址匯流排則為32位元,最高運算速度可達90MHz。此晶片設計以0.18製程製造。zh_TW
dc.description.abstractWe are going to see the design process of a RISC processor for ARM
instructions. The processor is pipelined into 3 stages; fetch,
decode and execute. There are 44 input and 79 output pins, excluding
the power connections. The data and address bus are both 32-bit.
Highest frequency is 90MHz with 0.18 CMOS technology. The processor
supports virtual memory systems. Instruction set covers branch and
branch with link, data processing, program status register transfer,
multiply and multiply accumulate, single data transfer, block data
transfer, single data swap, software interrupt, coprocessor data
operations, coprocessor data transfers, coprocessor register
transfers and undefined instruction. We will start with building a
general idea about the architecture and IO signals of the processor.
Then we will see the instruction set of the processor including the
binary encoding of the instructions. We will examine the
organization of the components of the processor in third chapter.
Fourth chapter is about design flow ie, the transformation of the
design from an RTL code into a physical chip. In fifth chapter we
will se the simulation results of post-layout design. Then we will
end up with the conclusion.
en
dc.description.provenanceMade available in DSpace on 2021-06-13T06:01:24Z (GMT). No. of bitstreams: 1
ntu-95-R93943159-1.pdf: 2674218 bytes, checksum: d565000223920d78c15bcda2cda35fe2 (MD5)
Previous issue date: 2006
en
dc.description.tableofcontentsIntruduction 1
Instruction Set 6
Components 22
Design Flow 42
Simulartion Results 48
Coclusion 53
dc.language.isoen
dc.subject精簡指令集zh_TW
dc.subject微處裡器zh_TW
dc.subjectRISCen
dc.subjectARMen
dc.subjectprocessoren
dc.subjectcomputer architectureen
dc.subjectVLSIen
dc.titleARM 指令相容的RISC 微處裡器 設計zh_TW
dc.titleDesign of a RISC Processor Compatible with ARM Instructionsen
dc.typeThesis
dc.date.schoolyear94-2
dc.description.degree碩士
dc.contributor.oralexamcommittee盧奕璋(Yi-Chang Lu),黃俊郎(Jiun-Lang Huang)
dc.subject.keyword精簡指令集,微處裡器,zh_TW
dc.subject.keywordARM,RISC,processor,computer architecture,VLSI,en
dc.relation.page56
dc.rights.note有償授權
dc.date.accepted2006-06-23
dc.contributor.author-college電機資訊學院zh_TW
dc.contributor.author-dept電子工程學研究所zh_TW
顯示於系所單位:電子工程學研究所

文件中的檔案:
檔案 大小格式 
ntu-95-1.pdf
  未授權公開取用
2.61 MBAdobe PDF
顯示文件簡單紀錄


系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved