請用此 Handle URI 來引用此文件:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/23105
完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.advisor | 陳信樹(Hsin-Shu Chen) | |
dc.contributor.author | Yu-Hsiang Lin | en |
dc.contributor.author | 林裕翔 | zh_TW |
dc.date.accessioned | 2021-06-08T04:42:11Z | - |
dc.date.copyright | 2009-08-12 | |
dc.date.issued | 2009 | |
dc.date.submitted | 2009-08-10 | |
dc.identifier.citation | [1] J. Tyhach, B. Wang, C. Sung, J. Huang, K. Nguyen, X. Wang, Y. Chong, P. Pan, H. Kim, G. Rangan, T. C. Chang, and J. Tan , “ A 90-nm FPGA I/O buffer design with 1.6-Gb/s data rate for source-synchronous system and 300-MHz clock rate for external memory interface,” IEEE J. Solid-State Circuits, vol. 40, pp. 1829-1838, Sept. 2005.
[2] M. D. Pant, P. Pant, and D. S. Wills, “On-Chip Decoupling Capacitor Optimization Using Architectural Level Prediction,” IEEE Transactions on Very Large Scale Integration Systems, vol. 10, pp319-326, June 2002. [3] M. Popovich, E. G. Friedman, R. M. Secareanu, O. L. Hartin, “Efficient Placement of Distributed on-chip Decoupling Capacitors in Nanoscale ICs,” IEEE International Conference on Computer Aided Design, pp. 811 – 816, Nov. 2007. [4] P. Muthana, A. E. Engin , M. Swaminathan, R. Tummala, V. Sundaram, B. Wiedenman, D. Amey , K. H. Dietz, and S. Banerji, “Design, Modeling, and Characterization of Embedded Capacitor Networks for Core Decoupling in the Package,” IEEE Transactions on Advanced Packaging , vol. 30, pp. 809-822 , Nov. 2007. [5] B. D. Yand and K. S. King, “High-speed and low-swing on-chip bus interface using threshold voltage swing driver and dual sense amplifier receiver,” in Proc. IEEE European Solid-State Circuits Conference, pp. 105-108, 2000. [6] H. Zhang, V. George, and J. M. Rabaey, “Low-Swing On-Chip Signaling Techniques: Effectiveness and Robustness,” IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 8, NO. 3, pp. 264-272, June 2000. [7] L. Luo, J. M. Wilson, S. E. Mick, “3 gb/s AC coupled chip-to-chip communication using a low swing pulse receiver,” IEEE J. Solid-State Circuits, Vol. 41, No. 1, pp. 287-296, Jan. 2006. [8] J. Kim, I. Verbauwhede and M. C. Chang, “A 5.6-mW 1Gb/s/pair pulsed signalling transceiver for a fully AC coupled bus,” IEEE J. Solid-State Circuits, Vol. 40, No. 6, pp. 1331-1340, June 2005. [9] E. Yeoung and M. A. Horowitz, “A 2.4Gb/s/pin simultaneous bidirectional parallel link with per-pin skew compensation,” IEEE J. Solid-State Circuits, Vol. 35, No. 11, pp. 1619-1628, Nov. 2000. [10] J.-H. Kim, S. Kim, W.-S. Kim, J.-H. Choi, H.-S. Hwang, C. Kim, and S. Kim, “A 4-Gb/s/pin Low-Power Memory I/O Interface Using 4-Level Simultaneous Bi-Directional Signaling,” IEEE J. Solid-State Circuits, Vol. 40, No. 1, pp. 89-101, Jan. 2005. [11] M. Chen, J. S.-M., M. Nix, and M. E. Robinson, “Low-Voltage Low-Power LVDS Drivers,” IEEE J. Solid-State Circuits, Vol. 40, No. 2, pp. 472-479, Feb. 2005. [12] A. Katoch, “High speed current-mode signalling circuits for on-chip interconnects,” in Proc. IEEE International Symposium on Circuits and Systems, pp. 4138-4141, 2005. [13] R. Mooney and C. Dike, “A 900 Mb/s Bidirectional Signaling Scheme,” IEEE J. Solid-State Circuits, Vol. 30, No. 12, pp. 1538-1543, Apr. 1995. [14] J. Y. Sim and Y. S. Sohn, “A 1-Gb/s bidirectional I/O buffer using the current-mode scheme,” IEEE J. Solid-State Circuits, Vol. 34, No. 4, pp. 529-535, Apr. 1999. [15] Y. S. Kim, S. Shin and S. M. Kang, “A 4-Gb/s/pin current mode 4-level simultaneous bidirectional I/O with current mismatch calibration,” in Proc. IEEE International Symposium on Circuits and Systems, pp. 1007-1010, 2006. [16] A. Katoch, E. Seevinck, H. Veendrick, “ Fast signal propagation for point to point on–chip long interconnects using current sensing,” in Proc. European Solid-State Circuits Conference, pp. 195-198, 2002. [17] JEDEC, “DDR3 SDRAM SPECIFICATION”. [18] A. Vaidyanath, B. Thoroddsen, and J. L. Prince, “Role of driver loading conditions on simultaneous switching noise,” in Proc. IEEE Electrical Performance of Electronic Packaging, pp. 213 – 215, Oct. 1993 [19] “Digital Systems Engineering” by William J. Dally and John W. Poulton, Cambridge 1998. [20] B. E. Owens, S. Adluri, P. Birrer, R. Shreeve, S. K. Arunachalam, K. Mayaram, and T. S. Fiez, “Simulation and Measurement of Supply and Substrate Noise in Mixed-Signal ICs,” IEEE J. Solid-State Circuits, vol. 40, pp. 382-391, Feb. 2005. | |
dc.identifier.uri | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/23105 | - |
dc.description.abstract | 本論文闡述一個操作在1.1伏特傳輸速度為3.2Gb/s的DDR4 I/O介面傳輸電路,並以聯電90-nm CMOS製程製作。在此晶片中包含了傳輸器以及接收器電路,並加入了多組的去耦合電容以及傳輸器電路,用來探討電源完整性的議題。另外在文中也會考慮此傳輸接收器在不同的情況下所產生的眼圖及傳遞延遲時間,討論電路的信號完整性。
由於在本文中有探討關於不同製程、電壓、溫度的影響下且用不同的模型,其中包含晶片、晶片加上封裝、晶片加上封裝及電路板的模型所模擬出來的結果,發現在不同製程、電壓、溫度下電路的效能雖然會有影響,但其影響皆沒有我們加入了封裝及電路板的模型進行模擬後的差異來的大,由此可知在高速電路下封裝及電路板模型建立的重要性,因此在此高速電路下我們也針對了板子的特性進行了模型的建立來進行模擬,並在最後比較我們量測及模擬的結果。 | zh_TW |
dc.description.abstract | This thesis presents a DDR4 I/O interface circuits operated at 1.1V and data rate is 3.2Gb/s. It is produced by standard UMC 90-nm CMOS process. In this chip, the transmitter and receiver circuits are included. To discuss the power integrity issue, we add many decoupling capacitors and transmitter circuits. In addition, we also consider transceiver’s eye-diagram and propagation delay time in different condition and discuss the signal integrity of this circuit.
In this thesis, the variation of process, voltage and temperature with different model is discussed. It is included chip, chip with package and chip with package and board model which are simulated. And the result shows that although the performance is affected by the variation of process, voltage and temperature. But the effect by PVT is not more critical than we add the package and board model. Due to this reason, it is important to establish the package and board model in our simulation. Therefore, we also establish the board model which we measured and use it into our simulation. At the end, we compare with the result of our measurement and simulation. | en |
dc.description.provenance | Made available in DSpace on 2021-06-08T04:42:11Z (GMT). No. of bitstreams: 1 ntu-98-R95943093-1.pdf: 4340218 bytes, checksum: 1eec398ddd92ef98a3a0e633dd604b08 (MD5) Previous issue date: 2009 | en |
dc.description.tableofcontents | 致謝.......................................................I
摘要.....................................................III Abstract..................................................IV Table of Contents..........................................V List of Figures..........................................VII List of Tables.............................................X Chapter 1 Introduction.....................................1 1.1 Motivation.............................................1 1.2 Thesis organization....................................3 Chapter 2 Architecture of Transceiver......................5 2.1 Introduction...........................................5 2.2 Voltage mode transceiver architectures.................5 2.2.1 Low swing transceiver................................5 2.2.2 AC coupled transceiver...............................6 2.2.3 Bidirectional transceiver............................8 2.2.4 Multi-Level bidirectional transceiver................9 2.3 Current mode transceiver architectures................10 2.3.1 LVDS transceiver....................................10 2.3.2 Single ended transceiver............................12 2.3.3 Bidirectional transceiver...........................14 2.3.4 Multi-Level bidirectional transceiver...............15 2.3.5 Current sensing transceiver.........................15 Chapter 3 Circuit Implementation..........................17 3.1 Introduction..........................................17 3.2 Architecture..........................................17 3.2.1 I/O circuits........................................17 3.2.2 RCV.................................................18 3.2.3 CMFB................................................19 3.2.4 OCD.................................................20 3.2.5 Level shift.........................................21 3.2.6 Edge alignment......................................21 3.2.7 Slew rate control...................................22 3.2.8 Output impedance control............................26 3.2.9 Output driver and ODT...............................27 Chapter 4 Chip-Package-Board Model with PVT Variation.....30 4.1 Introduction..........................................30 4.2 Simulation setup......................................30 4.3 Simulation result.....................................34 4.3.1 Number of OCDs and decoupling capacitors............34 4.3.2 PVT.................................................37 4.3.3 Parameters of package and board models..............40 Chapter 5 Measurement Result and Simulation Result with Board Model Established...................................43 5.1 Introduction..........................................43 5.2 PCB design............................................43 5.3 Board model setup.....................................46 5.4 Test setup............................................51 5.5 Floor plan and layout considerations..................53 5.6 Simulation and Experiment results.....................56 5.6.1 Eye-diagram of OCD and RCV..........................56 5.6.1.1 OCD...............................................56 5.6.1.2 RCV...............................................58 5.6.2 Different number of OCD.............................62 5.6.3 Different number of decoupling capacitors...........68 5.6.4 Power line noise....................................73 5.6.4.1 Power line noise analysis.........................76 5.7 Sources of the performance-degradation................80 5.8 Summary...............................................83 Chapter 6 Conclusions.....................................84 Bibliography..............................................86 | |
dc.language.iso | en | |
dc.title | 在超高速且低供應電壓SDRAM I/O電路中使用去耦合電容對電源完整性及信號完整性的影響 | zh_TW |
dc.title | The PI/SI Effects on Ultra High-Speed and Low Voltage SDRAM I/O Circuits with Decoupling Capacitors | en |
dc.type | Thesis | |
dc.date.schoolyear | 97-2 | |
dc.description.degree | 碩士 | |
dc.contributor.oralexamcommittee | 吳宗霖(Tzong-Lin Wu),盧奕璋(Yi-Chang Lu),鄭文昌(Wen-Chang Cheng) | |
dc.subject.keyword | SDRAM,訊號完整性,電源完整性,I/O, | zh_TW |
dc.subject.keyword | SDRAM,signal integrity,power integrity,I/O, | en |
dc.relation.page | 88 | |
dc.rights.note | 未授權 | |
dc.date.accepted | 2009-08-10 | |
dc.contributor.author-college | 電機資訊學院 | zh_TW |
dc.contributor.author-dept | 電子工程學研究所 | zh_TW |
顯示於系所單位: | 電子工程學研究所 |
文件中的檔案:
檔案 | 大小 | 格式 | |
---|---|---|---|
ntu-98-1.pdf 目前未授權公開取用 | 4.24 MB | Adobe PDF |
系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。