國立臺灣大學電機資訊學院電信工程學研究所

#### 碩士論文

Graduate Institute of Communication Engineering College of Electrical Engineering and Computer Science National Taiwan University Master Thesis

採用主動式電感或平衡非平衡轉換器實現之射頻放大器

RF Amplifiers with Active Inductors or Balun

#### 余超塵

Chau-Chan Yui

指導教授:江簡富 博士

Advisor: Jean-Fu Kiang, Ph.D.

中華民國 101 年 8 月

Aug, 2012

### 摘要

本論文運用主動式電感、差動主動式電感以及主動式平衡非平衡轉換器在低雜訊放大器與功率放大器晶片設計上。

其一為運用主動式電感於超寬頻低雜訊放大器上,其中主動式電 感架構包含一組疊接電晶體及一回授電阻來提昇操作頻率,並在回授 路徑上加入共汲極放大器來提高電感 Q 值。實現之晶片面積為 840µm×610µm,模擬增益在操作頻寬 (3.1-10.3 GHz) 內為 13.68 dB,輸入及輸出反射參數皆小於-10 dB,功耗為 14.02 mW。

其二為運用差動主動式電感之 5 GHz 差動低雜訊放大器,該差動主動式電感使得晶片面積縮小為 750µm×600µm,模擬增益在操作頻率為 12.5 dB,雜訊指數為 2.7 dB,輸入及輸出反射參數皆小於-10 dB,功耗為 14.2 mW。

其三為運用主動式平衡非平衡轉換器實現之單端輸出功率放大器。與被動式平衡非平衡轉換器相比,其面積縮小許多。全晶片面積為 850µm×650µm,模擬輸出PidB在操作頻率 5 GHz 為 13.1 dBm, 增益為 26.25 dB, PAE 為 27.9%。

### Abstract

An ultra-wideband low-noise amplifier with active inductor is designed and implemented in a TSMC 0.18 $\mu$ m CMOS technology. This active inductor consists of a cascode FET with a feedback resistor, and operates at a high self-resonance frequency. The common-drain FET in the feedback loop enhanced the Q factor of the inductor. The core chip size is only 840  $\mu$ m × 610  $\mu$ m. The simulated power gain is 13.68 dB, with the 3-dB bandwidth of 3.1-10.3 GHz. Both the input and ouptut reflection coefficients are less than -10 dB over the entire band. The power consumption, without an output buffer, at 1.8-V supply is 14.016 mW.

A differential low-noise amplifier at 5 GHz is designed and implemented in a TSMC  $0.18\mu$ m CMOS technology. The chip size is reduced by using a pair of differential active inductors with enhanced Q factor and high resonant frequency. The core chip area of this LNA is 0.45 mm<sup>2</sup>, the simulated power gain is 12.5 dB, the noise figure is 2.7 dB. Both the input and ouptut reflection coefficients are below -10 dB over the entire band, and the power consumption is 14.2 mW.

A CMOS single-ended power amplifier with an active input balun is designed and imple-

mented in a TSMC 0.18 $\mu$ m CMOS technology, which can be implemented in a smaller chip compared with conventional balanced or differential power amplifiers with a passive output balun or off-chip transformer. The proposed power amplifier is fabricated using a TSMC 0.18  $\mu$ m CMOS process. Its chip size is 0.85  $\mu$ m × 0.65  $\mu$ m, the output  $P_{\rm 1dB}$  is 13.1 dBm, its gain is 26.25 dB, and its PAE of 27.9 %.



# Contents

| Abstract                                                                   | i           |
|----------------------------------------------------------------------------|-------------|
| Table of Contents                                                          | iv          |
| List of Figures                                                            | vi          |
| List of Tables                                                             | vii         |
| Acknowledgment                                                             | <b>'iii</b> |
| 1 Introduction                                                             | 1           |
| 2 Ultrawideband Low-Noise Amplifiers with Active Inductors                 | 5           |
| 2.1 Circuit Design                                                         | 5           |
| 2.2 Results and Discussions                                                | 9           |
| 3 Differential Low-Noise Amplifier at 5 GHz with a Differential Active In- |             |
| ductor                                                                     | 12          |

|   | 3.1        | Circuit Design                                            | 12 |
|---|------------|-----------------------------------------------------------|----|
|   | 3.2        | Results and Discussions                                   | 16 |
| 4 | $5~{ m G}$ | Hz CMOS Single-ended Power Amplifier with an Active Balun | 20 |
|   | 4.1        | Circuit Design                                            | 20 |
|   | 4.2        | Results and Discussions                                   | 24 |

#### 5 Conclusion

#### Bibliography



28

26

# List of Figures

| 2.1 | Proposed schematic of the LNA incorporating an active inductor                           | 6  |
|-----|------------------------------------------------------------------------------------------|----|
| 2.2 | Active inductor with a gyrator-C topology [12]                                           | 6  |
| 2.3 | Schematic of an active inductor: (a) plain version in [1], (b) enhanced- $Q$             |    |
|     | version proposed in this work, (c) equivalent circuit of either (a) or (b)               | 7  |
| 2.4 | Layout of the proposed LNA                                                               | 9  |
| 2.5 | Simulated $S_{21}$ () and $S_{11}$ () of the proposed UWB LNA                            | 9  |
| 2.6 | Simulated noise figure of the proposed UWB LNA.                                          | 10 |
| 3.1 | Differential LNA with a differential active inductor.                                    | 13 |
| 3.2 | A pair of differential active inductors consisting of two half-circuits                  | 13 |
| 3.3 | Active inductor in a gyrator-C topology [12]                                             | 13 |
| 3.4 | Schematic of a half-circuit in Fig. 3.2, without the negative resistance $-1/(2g_{m10})$ | :  |
|     | (a) plain version in [1], (b) enhanced- $Q$ version proposed in this work, (c)           |    |
|     | equivalent circuit of either (a) or (b)                                                  | 14 |
| 3.5 | Chip layout                                                                              | 17 |

| 3.6 | Simulated $S_{11}$ ( — ) and $S_{21}$ (- – ) of the LNA                      | 17 |
|-----|------------------------------------------------------------------------------|----|
| 3.7 | Simulated noise figure of LNA                                                | 18 |
| 4.1 | Schematic of single-ended power amplifier with an input balun                | 20 |
| 4.2 | Simulated power gain and output power of the active balun                    | 21 |
| 4.3 | Simulated PAE and power gain of the one-stage single-ended cascode power     |    |
|     | amplifier, ——: power gain, $$ : PAE                                          | 21 |
| 4.4 | Simulated output power versus input power of the one-stage single-ended cas- |    |
|     | code power amplifier                                                         | 22 |
| 4.5 | Chip layout                                                                  | 22 |
| 4.6 | Simulated PAE and power gain of the proposed power amplifier, ——: power      |    |
|     | gain,: PAE                                                                   | 23 |
| 4.7 | Simulated output power versus input power of the proposed power amplifier.   | 23 |

# List of Tables

| 2.1 | Performance comparison of UWB LNA                         | 11 |
|-----|-----------------------------------------------------------|----|
| 3.1 | Performance comparison with literatures                   | 18 |
| 4.1 | Performance comparison with single-ended Power Amplifier. | 24 |

### Acknowledgment

First of all, I would like to express my sincerest thanks to my thesis advisor, Professor Jean-Fu Kiang, for his advices and supports throughout the past two years to pursue my master degree. His exciting lectures, enthusiastic attitude, and research experiences motivate me to enhance my understanding on electromagnetic theories and their applications. I am also grateful to my thesis readers, Professor A and Professor B for their valuable comments to improve the quality of this thesis. I would like to thank the faculty in the Department of Electrical Engineering and the Graduate Institute of Communication Engineering, Nation Taiwan University for many useful courses they offered. My classmates and friends in the graduate school are also appreciated for their friendship in these two years. The deepest appreciations are owed to my parents for their considerations and encouragement. They always support me to pursue this master degree, and I am pleased to share this honor with them.

# Chapter 1 Introduction

In typical chips of RF/microwave circuits, spiral inductors usually take most of the chip area. An active inductor made of transistors can significantly reduce the chip area. In [1], two cascode FET's and a feedback resistor make up an effective broadband active inductor. Compared with passive inductors, active inductors usually have a wider range of tunability. In [2], a bias current is used to adjust the gain and bandwidth of the active inductors to tune in different bands of an ultra-wideband (UWB) MB-OFDM system.

In an UWB system, the low-noise amplifier (LNA) is required to have low noise, wide bandwidth, high and flat gain, and low power consumption. Many reported full-band LNAs for UWB are implemented in a common-source or cascode topology to achieve broadband impedance matching. However, such an architecture bears high noise figure (NF) at high frequencies due to their dependence on the cutoff frequency [3].

A two-stage LNA, made of a common-gate (CG) stage in cascade with a cascode (CG on

top of CS) stage, is reported to have constant NF over the full band [4]. The common-gate stage has a constant wideband input impedance of  $1/g_m$ , with  $g_m$  the transconductance of the transistor. In general, the inter-stage matching network between the common-gate stage and the cascode stage takes two inductors to implement. The active inductor is non-reciprocal, hence is not suitable for this configuration.

In [5], an UWB LNA is achieved by combining a narrowband LNA with a resistive shunt-feedback. Passive components are required for input matching, and the non-reciprocal active inductors are not applicable. However, it needs only one shunt peaking inductor at the output of the first stage, which can be implemented using an active inductor.

A wideband LNA with current-reuse cascade configuration is proposed in [6]. The wideband input impedance matching is achieved by using a resistive shuntVshunt feedback path in conjunction with a parallel LC load, making the input network equivalent to two parallel RLC tanks. If the three passive inductors in the first stage are to be replaced, a cascode of 8 transistors are required, which demands a very high dc voltage.

A low-noise amplifier (LNA) usually serves as the first functional module of a wireless receiver. It is required to amplify the received signal while contributing as little noise as possible. Common-source (CS) LNA's [7], [8] have been widely used due to its good noise performance. A common-gate (CG) LNA can achieve the input impedance matching more easily, but its noise performance is relatively poorer [9]. Applying a cross-coupling technique on a CG-LNA [10] helps improve its noise performance by partially canceling the noise contribution of the common-gate transistor. On the other hand, the existence of parasitic capacitance at the source of the cascode transistor degrades the noise performance of a CS-LNA [11].

In the implementation of typical RF/microwave chips, spiral inductors usually take most of the chip area. Active inductors made of transistors are smaller than their passive counterparts, especially at low frequencies. In [1], two cascode FET's and a feedback resistor are used to make up a broadband active inductor. Compared with passive inductors, active inductors also have a wider range of tunability. Active inductors have also been realized using a gyrator-C topology, where the gyrator consists of two transconductors connected in a feedback configuration [12].

Highly integrated and low-cost transmitters based on CMOS process have been extensively developed [13], [14]. Both on-chip and off-chip passive transformers have been used to build a balun to convert between differential signals and single-ended signal flowing in a transmitter. A passive balun implemented with on-chip inductors has a significant loss and takes a considerable chip area. Off-chip transformers incur considerable cost and is much larger in size.

In [15], a fully differential cascode topology, composed of a driver and a differential power amplifier (PA), is proposed to achieve high efficiency and reliable operation. An external lowloss commercial balun made of lumped elements is adopted to convert the differential output to a single-ended signal. In [16], a double cascode PA with switched programmable feedback biasing is integrated with a balun for embedded WLAN applications. In [17], a differential auto-transformer is used as an output balun to build an integrated power amplifier. The auto-transformer balun incurs low power loss, hence increasing the saturated output power and reducing the gain compression. In [18], an on-chip active balun is used to replace the quadrature coupler which is needed in a conventional Doherty power amplifier, and substantially increase the power gain of the latter. In [19]- [21], the differential output from the up-conversion mixer is converted to a single-ended signal, using a balun of transformer structure, before being sent to a power amplifier

### Chapter 2

# Ultrawideband Low-Noise Amplifiers with Active Inductors

#### 2.1 Circuit Design

In this work, an UWB LNA in 3-10 GHz is designed, which contains two active inductors and two passive inductors. Fig. 2.1 depicts the schematic of the proposed LNA which consists of a common-gate stage, a cascode stage with an active inductor load, and a buffer. In order not to increase the noise figure, the inter-stage matching inductors  $L_2$  and  $L_3$  are implemented with conventional coils.

Fig.2.2 depicts an active inductor with a gyrator-C topology, in which the gyrator is consisted of two transconductors connected in a feedback configuration [12], where  $G_{m1}$  and  $G_{m2}$  are transconductance,  $G_{o1}$  and  $G_{o2}$  are output conductance,  $C_1$  and  $C_2$  are output capacitance of these two amplifiers. It is called an active inductor because the input impedance  $Z_{in}$  of the gyrator loaded with a capacitor is inductive. The input impedance  $Z_{in}$  can be derived from a small-signal model which is equivalent to a parallel *RLC* circuit of resonant



Figure 2.1: Proposed schematic of the LNA incorporating an active inductor.



Figure 2.2: Active inductor with a gyrator-C topology [12].



Figure 2.3: Schematic of an active inductor: (a) plain version in [1], (b) enhanced-Q version proposed in this work, (c) equivalent circuit of either (a) or (b).

frequency  $\omega_0 = 1/\sqrt{LC}$  and quality factor  $Q = \omega_0 L/R = \omega_0 RC$  [12].

Fig.2.3(a) shows an active inductor proposed in [1], Fig.2.3(b) shows an enhanced-Q version proposed in this work, to improve the gain of the designed LNA. Fig.2.3(c) depicts an equivalent circuit of either Figs.2.2, 2.3(a) or 2.3(b). The equivalent-circuit parameters related to Fig.2.2 are

$$R_s \simeq \frac{G_{o1}}{G_{m1}G_{m2}}, \qquad L_p \simeq \frac{C_1}{G_{m1}G_{m2}}$$
$$C_p \simeq C_2, \qquad R_p \simeq \frac{1}{G_{o2}} \tag{2.1}$$

Since  $Z_{ind}$  is inductive below  $\omega_0$  and is capacitive above  $\omega_0$ , a high  $\omega_0$  is preferred to achieve an equivalent inductor over a wide frequency range.

Compare Fig.2.3(a) with Fig. 2.2, we have  $G_{m1} = g_{m1}, G_{m2} = g_{m2}, C_1 = C_{gs1}, C_2 = C_{gs2}$ ,

 $G_{o1} = g_{o1}, G_{o2} \simeq 0$ . Thus, (3.1) can be reduced to

$$R_s \simeq \frac{g_{o1}}{g_{m1}g_{m2}}, \qquad L_p \simeq \frac{C_{gs1}}{g_{m1}g_{m2}}$$
$$C_p \simeq C_{gs2}, \qquad R_p \simeq \infty \tag{2.2}$$

If an FET is characterized by its transconductance  $g_m$  and gate-source capacitance  $C_{gs}$ only, the input impedance  $Z_{in1}$  of the active inductor shown in Fig.2.3(a) can be represented as

$$Z_{\text{in1}} = \frac{1}{g_{m1}} \frac{1 + j\omega C_{gs1} R_f}{1 + j\omega \left(\frac{C_{gs1}}{g_{m1}} - \frac{C_{gs2}}{g_{m1}} + \omega^2 \frac{C_{gs1} C_{gs2}^2}{g_{m1}^2 g_{m2}}\right)}$$
(2.3)

where the subscripts 1 and 2 referred to  $M_1$  and  $M_2$ , respectively. If  $\omega^2 \frac{C_{gs1}C_{gs2}^2}{g_{m1}^2 g_{m2}} \ll 1$ ,  $Z_{in1}$ 

reduces to  $Z_{ind}$  of Fig.2.3(c), with component values listed in (3.2).

Similarly, the input impedance of the active inductor shown in Fig.2.3(b) can be expressed

as

$$Z_{in2} = \frac{C_{gs1}C_{gs2}}{g_{m1}g_{m2}g_{m3}}$$

$$\frac{\frac{g_{o3}g_{o1}}{C_{gs1}C_{gs2}} + j\omega\left(\frac{g_{o1}}{C_{gs2}} + \frac{g_{m1}}{C_{gs1}}\right) - \omega^2 g_{m3}R_f}{1 + j\omega\left(\frac{C_{gs1}g_{o1}}{g_{m1}g_{m2}} + \frac{C_{gs2}}{g_{m2}} - \omega^2 \frac{C_{gs1}C_{gs2}}{g_{m1}g_{m2}}\right)}$$
(2.4)

which is the same as  $Z_{\text{ind}}$  of Fig.2.3(c) with

$$R_s \simeq \frac{g_{o2}g_{o3}}{g_{m1}g_{m2}g_{m3}}, \qquad L_p \simeq \frac{C_{gs2}}{g_{m2}g_{m3}}$$
$$C_p \simeq \frac{g_{o3}}{g_{m1}}C_{gs1}, \qquad R_p \simeq \infty$$
(2.5)



Figure 2.4: Layout of the proposed LNA.



Figure 2.5: Simulated  $S_{21}$  (----) and  $S_{11}$  (----) of the proposed UWB LNA.

Noe that  $R_s$  in (3.5) is smaller than that in (3.2) by a factor of  $g_{o2}g_{o3}/(g_{o1}g_{m3})$ , which is on the order of 100, due to the feedback tansistor  $M_3$ . Hence, a much higher Q-factor can be achieved.

#### 2.2 Results and Discussions

Fig.2.4 shows the layout of the proposed LNA. Its area, including all bonding pads, is 840  $\mu$ m × 610  $\mu$ m. The amplifier will be measured via on-wafer probes. Fig.2.5 shows that the simulated gain  $S_{21}$  is 9.3-13.6 dB with the 3 dB bandwidth of 3-10.3 GHz. Fig.2.6 shows the



Figure 2.6: Simulated noise figure of the proposed UWB LNA.

simulated noise figure, which is 3.77-4.79 dB over 3.0-10.3 GHz. Table 4.1 summarizes the performance of this LNA, compared with other works in the literatures. Note that the dc voltage level at the second-stage output is restricted to a lower level to coordinate with the bias of the active inductor. Hence, the linearity becomes poorer when the output ac signal becomes strong. Compare with the LNA using passive inductors in 4.1, LNA's incorporating active inductors take more power and present higher noise. The proposed LNA has a smaller chip size, slightly lower noise figure and higher gain than those in [5] and [24]. The design in [22] consumes almost three times of power as in our chip. Although its gain is at least 3 db higher, its bandwidth is narrower than ours, and its noise figure is higher than ours. The chip area in [23] does not include the bonding pads. Its power consumption is higher than our design, but its gain and noise figure are poorer than our design.

| Parameter                                                                 | This<br>work   | This<br>work<br>with AI<br>re-<br>placed by<br>passive<br>one | JSSC04<br>[5]  | JSSC05<br>[22]    | MTT08<br>[23]        | JSSC09<br>[24]       |
|---------------------------------------------------------------------------|----------------|---------------------------------------------------------------|----------------|-------------------|----------------------|----------------------|
| Technology                                                                | $0.18 \mu m$   | $0.18 \mu \mathrm{mCM}$                                       | ØS18μm<br>CMOS | $0.13 \mu m$ CMOS | $0.09 \mu m$<br>CMOS | $0.13 \mu m$<br>CMOS |
| bandwidth<br>(GHz)                                                        | 3.1-10.3       | 3.1-10.3                                                      | 2.3-9.2        | 2.0-5.2           | 0.2-9.0              | 1.5-8.1              |
| Gain $(dB)$                                                               | 9.3-13.6       | 9.7-14.6                                                      | 9.3            | 16                | 10.0                 | 11.7                 |
| Noise figure<br>(dB)                                                      | 3.77-4.79      | 2.5-3.3                                                       | 4.0-9.2        | 4.7-5.7           | 5.0-8.0              | 3.6-6.0              |
| IIP3 (dBm)                                                                | -9             | -4                                                            | -5             | N/A               | +1                   | +8                   |
| Power cons.<br>(mW)                                                       | 14.02          | 11.2                                                          | 9              | 38                | 20                   | 2.62                 |
| $\begin{array}{c} \text{Chip} & \text{size} \\ (\text{mm}^2) \end{array}$ | 0.512<br>(die) | N/A                                                           | 0.66 (die)     | 0.24 (die)        | 0.066<br>(core)      | 0.58 (die)           |

Table 2.1: Performance comparison of UWB LNA.

### Chapter 3

# Differential Low-Noise Amplifier at 5 GHz with a Differential Active Inductor

### 3.1 Circuit Design

In this work, a 5 GH differential LNA in a cascode configuration is proposed, and differential active inductors are used to reduce its chip size. Fig.3.1 depicts the schematic of the proposed LNA in a cascode configuration, with each cascode consisting of a common-source stage and a common-gate stage. The LNA is loaded with a pair of differential active inductors. In order not to incur much noise, passive inductors at the input matching network are not replaced by their active counterparts.

Fig. 3.2 shows the schematic of the differential active inductors proposed in this work, which is consisted of two identical half-circuits.

Fig.3.3 depicts an active inductor in a gyrator-C topology. The gyrator is consisted of two transconductors  $G_{m1}$  and  $G_{m2}$ , connected in a feedback configuration [12], where  $G_{o1}$ 



Figure 3.1: Differential LNA with a differential active inductor.



Figure 3.2: A pair of differential active inductors consisting of two half-circuits.



Figure 3.3: Active inductor in a gyrator-C topology [12].



Figure 3.4: Schematic of a half-circuit in Fig. 3.2, without the negative resistance  $-1/(2g_{m10})$ : (a) plain version in [1], (b) enhanced-Q version proposed in this work, (c) equivalent circuit of either (a) or (b).

and  $G_{o2}$  represent output conductances,  $C_1$  and  $C_2$  represent output capacitances.

Figs.3.4(a) and 3.4(b) show two versions of half-circuit of the differential active inductors in Fig. 3.2, without the negative resistance  $-/(2g_{m10})$ . Fig.3.4(c) depicts the equivalent circuit of either Figs.3.3, 3.4(a) or 3.4(b). The input impedance  $Z_{ind}$  emulates that of a parallel *RLC* tank with resonant frequency  $\omega_0 = 1/\sqrt{LC}$  and quality factor  $Q = \omega_0 L/R =$ 

 $\omega_0 RC$ . The parameters referred to in Fig.3.3 are

$$R_s \simeq \frac{G_{o1}}{G_{m1}G_{m2}}, \qquad L_p = \frac{C_1}{G_{m1}G_{m2}}$$
$$C_p \simeq C_2, \qquad R_p \simeq \frac{1}{G_{o2}} \tag{3.1}$$

Since  $Z_{ind}$  is inductive below  $\omega_0$  and is capacitive above  $\omega_0$ , a higher  $\omega_0$  is preferred to

implement an inductor over a wider frequency range.

To make Fig.3.4(a) equivalent to Fig. 3.3 implies  $G_{m1} = g_{m1}$ ,  $G_{m2} = g_{m2}$ ,  $C_1 = C_{gs1}$ ,

 $C_2 = C_{gs2}, G_{o1} = g_{o1}, G_{o2} \simeq 0.$  As a consequence, (3.1) is reduced to

26

$$R_s \simeq \frac{g_{o1}}{g_{m1}g_{m2}}, \qquad L_p = \frac{C_{gs1}}{g_{m1}g_{m2}}$$
$$C_p \simeq C_2, \qquad R_p \simeq \frac{1}{g_{o2}} \tag{3.2}$$

If an FET is modeled by its transconductance  $g_m$  and gate-source capacitance  $C_{gs}$  only, the input impedance  $Z_{in1}$  shown in Fig.3.4(a) can be represented as

$$Z_{in1} = \frac{1}{g_{m1}} \frac{1 + j\omega C_{gs1} R_f}{1 + j\omega \left(\frac{C_{gs1}}{g_{m1}} - \frac{C_{gs2}}{g_{m1}} + \omega^2 \frac{C_{gs1} C_{gs2}^2}{g_{m1}^2 g_{m2}}\right)}$$
(3.3)

where the subscripts 1 and 2 refer to  $N_1$  and  $N_2$ , respectively, as shown in Fig.3.4(a). If

Dr.

$$\omega^2 \frac{C_{gs1}C_{gs2}^2}{g_{m1}^2 g_{m2}} \ll 1, Z_{in1}$$
 will reduce to  $Z_{ind}$  of Fig.3.4(c), with the component expressions listed

```
in (3.2).
```

Similarly, the input impedance of the half-circuit shown in Fig.3.4(b) can be expressed

as

$$Z_{in2} = \frac{C_{gs1}C_{gs2}}{g_{m1}g_{m2}g_{m3}}$$

$$\frac{g_{ds3}g_{ds1}}{C_{gs1}C_{gs2}} + j\omega\left(\frac{g_{ds1}}{C_{gs2}} + \frac{g_{m1}}{C_{gs1}}\right) - \omega^2 g_{m3}R_f$$

$$1 + j\omega\left(\frac{C_{gs1}g_{ds1}}{g_{m1}g_{m2}} + \frac{C_{gs2}}{g_{m2}} - \omega^2 \frac{C_{gs1}C_{gs2}}{g_{m1}g_{m2}}\right)$$
(3.4)

By setting  $Z_{in2} = Z_{ind}$  as in Fig.3.4(c), the component expressions will become

$$R_{s} \simeq \frac{g_{o2}g_{o3}}{g_{m1}g_{m2}g_{m3}}, \qquad L_{p} \simeq \frac{C_{gs2}}{g_{m2}g_{m3}}$$

$$C_{p} \simeq \frac{g_{o3}}{g_{m1}}C_{gs1}, \qquad R_{p} \simeq \frac{g_{m1}}{g_{o1}g_{o2}}$$
(3.5)

Note that  $R_s$  in (3.5) is smaller than that in (3.2) by a factor of  $g_{o2}g_{o3}/(g_{m2}g_{m3})$ , which is on the order of 100, due to the feedback tansistor  $N_3$ . The reduction of  $R_s$  will increase the Q factor of the active inductor.

Next, consider the effect of the negative resistance  $-1/(2g_{m10})$ , as shown in Fig.3.2. Since this negative resistance is connected to the input port,  $Z_{in2}$ , as shown in Fig.3.4(b), it is also connected to the input port,  $Z_{ind}$ , as shown in Fig.3.4(c) and shunt to  $R_p$ . Thus, the expressions in  $R_p$  of (3.5) are modified as

$$R'_p = R_p \frac{1}{1 - 2g_{m10}R_p} \tag{3.6}$$

To avoid self oscillation due to positive feedback, the condition  $2g_{m10}R_p < 1$  must be satisfied. Hence  $R'_p$  is larger than  $R_p$  by a factor of  $1/(1 - 2g_{m10}R_p)$ , which further increases the Q factor of the active inductor.

#### **3.2** Results and Discussions

Fig. 3.5 shows the layout of the proposed LNA, which is fabricated in a TSMC  $0.18\mu$ m CMOS technology. Its area, including all bonding pads, is  $0.75 \times 0.6 \text{ mm}^2$ . The amplifier



Figure 3.5: Chip layout.



Figure 3.6: Simulated  $S_{11}$  ( ---- ) and  $S_{21}$  (---) of the LNA.

will be measured via on-wafer probes.

Fig.3.6 shows the gain and the input reflection coefficient of the LNA. Fig.3.7 shows the simulated noise figure. Within the operation band of 5.2-5.4 GHz, the simulated gain is 12.5 dB, the input reflection coefficient is -15 dB, the simulated noise figure is 2.7 dB, and the power consumption is 14.2 mW.

Table 4.1 summarizes the performance of this LNA, compared with other works in the literatures. Note that the dc voltage level of the cascode output is restricted to a lower level to coordinate with the the dc bias of the active inductor. Hence, the linearity of signal



Figure 3.7: Simulated noise figure of LNA.

灣

| Table 3.1: Performance comparison with literatures.                       |                   |                   |                   |                      |                   |
|---------------------------------------------------------------------------|-------------------|-------------------|-------------------|----------------------|-------------------|
| Parameter                                                                 | This<br>work      | [25]              | [26]              | [27]                 | [28]              |
| Technology                                                                | $0.18 \mu m$ CMOS | $0.18 \mu m$ CMOS | $0.15 \mu m$ CMOS | $0.18 \mu m$<br>CMOS | $0.18 \mu m$ CMOS |
| Frequency<br>(GHz)                                                        | 5                 | 11                | 2.46              | 2.4                  | 2.5               |
| Gain (dB)                                                                 | 12.5              | 12                | 14                | 15                   | 8.9               |
| Noise figure<br>(dB)                                                      | 2.7               | 4.1               | 2.36              | 3.23                 | 3.2               |
| IIP3 (dBm)                                                                | -7                | -1                | N/A               | N/A                  | +2                |
| Power cons.<br>(mW)                                                       | 14.2              | 24                | 4.65              | 9.85                 | 3.87              |
| $\begin{array}{c} \text{Chip} & \text{size} \\ (\text{mm}^2) \end{array}$ | 0.45 (die)        | 1.9 (die)         | 0.64 (die)        | 1.21                 | 1.44 (die)        |

becomes poorer when the output ac level becomes too high. The proposed LNA has about one-quarter of chip size, slightly lower noise figure, and lower power consumption than [25]. The proposed LNA has similar performance to that in [26], while the latter is implemented in  $0.15\mu$ m CMOS process. Compared with our design, the gain in [27] is 3 dB higher, its power consumption is 4.5 mW higher, its chip size is about 1.21mm<sup>2</sup>, and its noise figure is 0.5 dB higher. The design in [28] is a one-stage single-ended cascode LNA. Its chip size is about three times of our design, it consumes only one-quarter of power as in our design, its gain and noise figure are worse than our design.



## Chapter 4

# 5 GHz CMOS Single-ended Power Amplifier with an Active Balun

#### 4.1 Circuit Design

In this work, we present a single-ended power amplifier integrated with an active balun, operating at 5 GHz. The active balun is inserted in front of the single-ended power amplifier to convert the differential input signals to a single-ended signal. Fig.4.1 shows the architecture of the proposed single-ended power amplifier with an input balun. The active balun used is this design has the topology of a PMOS current mirror. The transistor  $N_3$  is biased to  $V_{g2}$  to function as a constant current sink. The differential input signals are amplified via  $N_1$  and



Figure 4.1: Schematic of single-ended power amplifier with an input balun.



Figure 4.2: Simulated power gain and output power of the active balun.



Figure 4.3: Simulated PAE and power gain of the one-stage single-ended cascode power amplifier, ——: power gain, --: PAE.

 $N_2$  which are biased in the saturation region to achieve high linearity. The amplified signals are combined to a single-ended signal at the output by the PMOS current mirror consisted of  $P_1$  and  $P_2$ . The linearity of the active balun is traded off with the dc power consumption by adjusting  $V_{g2}$ .

Fig.4.2 shows the simulated power gain and output power of the active balun. The power gain is -0.03 dB, its output  $P_{1dB}$  is -5.03 dBm.

The power amplifier alone is designed to operate in class-A. The bias circuit of the power amplifier is used to generate a reference current, which is composed of resistors  $R_1$ ,  $R_2$ , and



Figure 4.4: Simulated output power versus input power of the one-stage single-ended cascode power amplifier.



transistors  $N_4$ ,  $N_5$ . The series capacitor  $C_2$  and shunt inductor  $L_1$  make up an interstage matching network. Fig.4.3 shows the simulated power gain and power-added efficiency (PAE) of the power amplifier alone.

Fig.4.4 shows the the simulated output power versus input power. The simulated power gain is 17 dB, the output  $P_{1dB}$  is 15.9 dBm, and the maximum PAE is 41.47 %.



Figure 4.6: Simulated PAE and power gain of the proposed power amplifier, ——: power gain, --: PAE.



Figure 4.7: Simulated output power versus input power of the proposed power amplifier.

| Parameter                                                                 | This work         | JSSC08<br>[15]    | RFIC10<br>[16] | MTT09<br>[17]     | MTT10<br>[29] |
|---------------------------------------------------------------------------|-------------------|-------------------|----------------|-------------------|---------------|
| Technology                                                                | $0.18 \mu m$ CMOS | $0.13 \mu m$ CMOS | 65 nm<br>CMOS  | SiGe:C<br>bipolar | 90 nm<br>CMOS |
| $\begin{array}{c} OP_{1dB} \\ (dBm) \end{array}$                          | 13.1              | 27.5              | 18.2-23.2      | 24.6              | N/A           |
| Power gain<br>(dB)                                                        | 26.25             | 24                | 25.3-26.7      | 13                | 18            |
| PAE (%)                                                                   | 27.9              | 48                | 19-21.1        | 40                | 48            |
| $P_{\rm sat}$ (dBm)                                                       | 16.8              | 30.5              | 23.5-28.4      | 29                | 32            |
| $\begin{array}{c} \text{Chip} & \text{size} \\ (\text{mm}^2) \end{array}$ | 0.55 (die)        | 2.7 (die)         | 1.2 (die)      | 1.65 (die)        | 1.25 (die)    |

Table 4.1: Performance comparison with single-ended Power Amplifier.

#### 4.2 Results and Discussions

Fig.2.4 shows the chip layout in a TSMC  $0.18\mu$ m CMOS technology, and the chip size is  $0.85 \times 0.65 \text{ mm}^2$ . Fig.4.6 shows that the simulated power gain is 26.25 dB, and the maximum PAE is 27.9 %. Because the active balun consumes some power and incurs some loss, the maximum PAE and  $P_{1dB}$  are reduced. Fig.4.7 shows the simulated output power versus input power, and its output  $P_{1dB}$  is 13.1 dBm.

This design is compatible with the requirements on band group number 4 (5.016 GHz) of the 802.15.4a WLAN systems by the FCC, USA [?]: The output spectrum must be less than -45.3 dBm/MHz. The power amplifier in this design has sufficient output power, linearity and PAE for this application.

Table 4.1 summarizes the performance of this power ampilifer, compared with other works

in the literatures. In [15], the die area includes the lumped-element balun which takes about 2 mm<sup>2</sup>. It is quite obvious that the active balun adopted in our work is much smaller than this lumped-element version. However, the active balun consumes some power and hence reduce the PAE.

The chip in [16] does not include the output balun, but its size is still more than twice of our design. Its  $P_{\rm sat}$  and  $OP_{1dB}$  are better than our design, but its PAE is poorer. The differential auto-transformer in [17] increases the saturated output power significantly, but it takes too much area. In [29], a transformer balun is used for output matching, its PAE and  $P_{\rm sat}$  are bettwer than our design. It uses a more advanced process, but still takes more than twice of chip area than our design.

# Chapter 5 Conclusion

An UWB LAN has been designed with a common-gate stage and a cascode stage. An active inductor with enhanced Q factor is implemented as the load inductor of the cascode stage. It helps reduce the chip size while keeping low noise figure and power consumption. The proposed design is implemented in a TSMC 0.18  $\mu$ m CMOS technology. Over the 3.1-10.6 GHz band, its maximum gain is 13.6 dB, noise figure is 3.77-4.79 dB, and consumes 7.9 mA from a 1.8 V supply.

A 5 GHz differential LNA loaded with a pair of differential active inductors has been designed and implemented in a TSMC  $0.18\mu$ m CMOS process. An equivalent-circuit model is presented to explain the enhancement of Q factor in the design of the active inductors. The proposed design achieves 12.5 dB gain, 2.7 dB noise fgure at 5 GHz, and dissipates 7.9 mA dc current from a 1.8 V supply. The chip size is reduced by using the differential active inductors, and its performance is comparable to those designs using passive inductors.

A compact power amplifier at 5 GHz is designed, in which an active balun is used to convert the differential input signals to a single-ended signal. This integrated design is fabricated using a TSMC  $0.18\mu$ m CMOS process, and its size is  $0.85 \ \mu$ m ×  $0.65 \ \mu$ m. The output  $P_{\rm 1dB}$  is 13.1 dBm, its peak gain is 26.25 dB, and its PAE is 27.9 %.



## Bibliography

- S. Hara, T. Tokumitsu, T. Tanaka, and M. Aikawa, "Broad-band monolithic microwave active inductor and its application to miniaturized wide-band amplifiers," *IEEE Trans. Microwave Theory Tech.*, vol.36, no.12, pp.1920-1924, Dec. 1988.
- M. M. Reja and K. Moez, "An area-efficient multistage 3.0-to 8.5-GHz CMOS UWB LNA using tunable active inductors," *IEEE Trans. Circuits Syst. II*, vol.57, no.8, pp.587-591, Aug. 2010.
- [3] A. Bevilacqua and A. Niknejad, "An ultra-wideband CMOS LNA for 3.1 to 10.6 GHz wireless receivers," *IEEE Int. Solid-State Circuits Conf.*, pp. 139V140, Feb. 2004.
- [4] Y. Shim, C. W. Kim, J. Lee, and S. G. Lee, "Design of full band UWB common-gate LNA," *IEEE Microwave Wireless Comp. Lett.*, vol. 17, no. 10, pp. 721-723, Oct. 2007.
- [5] A. Bevilacqua and A. M. Niknejad, "An ultrawideband CMOS lownoise amplifier for 3.1-10.6-GHz wireless receivers," *IEEE J. Solid-State Circuits*, vol.39, no.12, pp.2259-2268, Dec. 2004.

- [6] Y. S. Lin, C. Z. Chen, H. Y. Yang, C. C. Chen, J. H. Lee, G. W. Huang, and S. S. Lu, "Analysis and design of a CMOS UWB LNA with dual-RLC-branch wideband input matching network," *IEEE Trans. Microwave Theory Tech.*, vol.58, no.2, pp.287-296, Feb. 2010.
- [7] D. K. Sheffer and T. H. Lee, "A 1.5 V, 1.5 GHz CMOS low-noise amplifier," IEEE J. Solid-State Circuits, vol. 32, no. 5, pp. 745-759, Oct. 1997.
- [8] T. K. Nguyen, C. H. Kim, G. J. Ihm, M. S. Yang, and S. G. Lee, "CMOS low-noise amplifier design optimization tehcniques," *IEEE Trans. Microwave Theory Tech.*, vol. 52, no. 5, pp. 1433-1442, May 2004.
- H. Darabi and A. A. Abidi, "A 4.5 mW 900-MHz CMOS receiver for wireless paging," *IEEE J. Solid-State Circuits*, vol. 35, no. 8, pp. 1085-1096, Aug. 2000.
- [10] X. Li, S. Shekhar, and D. J. Allstot, "Gm-boosted common-gate LNA and differential Colpitts VCO/QVCO in 0.18μm CMOS," *IEEE J. Solid-State Circuits*, vol.40, no.12, pp. 2609- 2619, Dec. 2005.
- [11] T. H. Lee, H. Samavati, and H. R. Rategh, "5-GHz CMOS wireless LANs," IEEE Trans. Microwave Theory Tech., vol. 50, no. 1, pp. 268V280, Jan. 2002.

- [12] A. Thanachanont, "CMOS transistor-only active inductor for IF/RF applications," *Proc. IEEE ICIT*, vol.2, pp. 1209- 1212, Dec. 11-14, 2002.
- [13] J. A. Weldon, "A 1.75-GHz highly integrated narrowband CMOS transmitter with harmonic-rejection mixers," *IEEE J. Solid-State Circuits*, vol. 36, no. 12, pp. 2003-2015, Dec. 2001.
- [14] K. Lee, S. Lee, Y. Koo, H. Huh, H. Nam, J. Lee, J. Park, K. Lee, D. Jeong, and W. Kim, "Full-CMOS 2-GHz WCDMA direct conversion transmitter and receiver," *IEEE J. Solid-State Circuits*, vol. 38, no. 1, pp.43-53, Jan. 2003.
- [15] R. Brama, L. Larcher, A. Mazzanti, and F. Svelto, "A 30.5 dBm 48% PAE CMOS class-E PA with integrated balun for RF applications," *IEEE J. Solid-State Circuits*, vol. 43, no. 8, pp.1755-1762, Aug. 2008.
- [16] M. Y. Li, A. Afsahi, and A. Behzad, "A single-chip 2.4GHz double cascode power amplifier with switched programmable feedback biasing under multiple supply voltages in 65nm CMOS for WLAN application," *IEEE Radio Freq. Integ. Circuits Symp.*, pp. 391-394, May. 2010.
- [17] V. A. Solomko and P. Weger, "A fully integrated 3.3-3.8-GHz power amplifier with autotransformer balun," *IEEE Trans. Microwave Theory Tech.*, vol.57, no.9, pp.2160-

- [18] M. G. Li, Q. R. Wu, and R. Y. Shi, "2.4 GHz Doherty power amplifier with on-chip active balun design," *IEEE ASIC Conf.*, pp.1078-1080, Oct. 2009.
- [19] S. Chiu, I. Kipnis, M. Loyer, J. Rapp, D. Westberg, J. Johansson, and P. Johansson, "A 900 MHz UHF RFID reader transceiver IC," *IEEE Int. Solid-State Circuits Conf.*, pp.214-598, Feb. 2007.
- [20] I. Kwon, H. Bang, K. Choi, S. Jeon, S. Jung, D. Lee, Y. Eo, H. Lee, and B. Y. Chung, "A single-chip CMOS transceiver for UHF mobile RFID reader," *IEEE J. Solid-State Circuits*, vol.43, no.3, pp.729-738, Mar. 2008
- [21] K. Choi, S. Yoo, M. Kim, H. Kim, S. Ryu, S. Kang, S. Jung, and Y. Yang, "CMOS DSB transmitter with low Tx noise for UHF RFID reader system-on-chip," *IEEE Trans. Microwave Theory Tech.*, vol 58, no. 12, pp. 3467-3474, Dec. 2010.
- [22] R. Gharpurey, "A broadband low-noise front-end amplifier for ultra wideband in 0.13gm CMOS," *IEEE J. Solid-State Circuits*, vol.40, no.9, pp.1983-1986, Sep. 2005.
- [23] T. Chang, J. Chen, L. A. Rigge, and J. Lin, "ESD-protected wideband CMOS LNAs using modified resistive feedback techniques with chipon-board packaging," *IEEE Trans. Microwave Theory Tech.*, vol.56, no.8, pp.1817-1826, Aug. 2008.

- [24] H. Zhang, X. Fan, and E. Sanchez-Sinencio, "A low-power, linearized, ultra-wideband LNA design techniques," *IEEE J. Solid-State Circuits*, vol.44, no.2, pp.320-330, Feb. 2009.
- [25] X. W. He, M. X. Zhang, J. W. Li, and S. Q. Li, "A 11 GHz differential LNA integrated with on-chip antenna for wireless receivers," *IEEE Custom. Solid-State Integ. Circuit Technol. Conf.*, pp.761-763, 2010.
- [26] V. Chandrasekhar, "A packaged 2.4 GHz LNA in a 0.15 μm CMOS process with 2kV HBM ESD protection," *IEEE Eur. Solid-State Circuits Conf.*, pp.347-350, Sep. 2002.
- [27] C. L. Hsiao, R. M. Weng, and K. Y. Lin, "A 1 V fully differential CMOS LNA for 2.4 GHz application," *IEEE Circuits Syst. Conf.*, pp.245-248, Sep. 2003.
- [28] B. Toole and C. Plett, "A low voltage, low power RF CMOS LNA for bluetooth applications using transmission line transformers," *IEEE Eur. Solid-State Circuits Conf.*, pp.433-436, Sep. 2001.
- [29] O. Degani, F. Cossoy, S. Shahaf, E. Cohen, V. Kravtsov, O. Sendik, D. Chowdhury,
  C. D. Hull, and S. Ravid, "A 90-nm CMOS power amplifier for 802.16e (WiMAX) applications," *IEEE Trans. Microwave Theory Tech.*, vol.58, no.5, pp.1431-1437, May. 2010.