Skip navigation

DSpace JSPUI

DSpace preserves and enables easy and open access to all types of digital content including text, images, moving images, mpegs and data sets

Learn More
DSpace logo
English
中文
  • Browse
    • Communities
      & Collections
    • Publication Year
    • Author
    • Title
    • Subject
    • Advisor
  • Search TDR
  • Rights Q&A
    • My Page
    • Receive email
      updates
    • Edit Profile
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
Please use this identifier to cite or link to this item: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/96585
Title: 基於數位背景校正之小數除頻器設計
Design of a Fractional Output Divider with Digital Background Calibration
Authors: 陳暐翰
Wei-Han Chen
Advisor: 林宗賢
Tsung-Hsien Lin
Keyword: 小數除頻器,數位時間轉換器,時間數位轉換器,時差放大器,
fractional output divider (FOD),digital-to-time converter (DTC),time-to-digital converter (TDC),time amplifier,
Publication Year : 2025
Degree: 碩士
Abstract: 本論文提出了一種具全數位背景校準功能的分數除頻器的設計與實現。一種新穎架構的不定時間數位轉換器被設計,實現低面積、高精確度的轉換,用於數位至時間轉換器的精確校準,且無需額外的類比電路。本作品基於不定時間數位轉換器的運作機制,開發了一套校準演算法於數位電路中執行,能夠在不中斷分數除頻操作的情況下實現背景校準。
本作品使用90奈米的CMOS製程製造,核心面積為0.021平方公釐,支援輸出頻率範圍為2.7兆赫至357兆赫,並採用21位元的分數編碼,使其輸出解析度可達25赫茲。量測結果顯示,在輸出頻率為269兆赫時,晶片整體功耗為4.23毫瓦,當背景校正完成後,分數突波可以從原先的-38.1dBc降低至-67.6dBc,整體抖動達到258飛秒。本作品提出的小數除頻器達到了-245.5dB的抖動量性能指標,展現出在分數除頻領域的領先性能表現。
In this thesis, we present the design and implementation of a fractional output divider (FOD) with all-digital background calibration. An indeterminate time-to-digital converter (ITDC) is designed to achieve high-resolution time-span digitization with minimal area overhead, achieving precise calibration of the digital-to-time converter (DTC) without additional analog circuits. Furthermore, a calibration algorithm is developed based on ITDC’s operation, which entirely conducts in digital domain, facilitating background calibration without interrupting the FOD's operation.
Fabricated in a 90nm CMOS process with a core area of 0.021 mm^2, the FOD supports an output frequency range from 2.7 MHz to 357 MHz with a resolution of 25 Hz with 21-bit fractional codes. Operating at an output frequency of 269 MHz, the power consumption is measured at 4.23 mW. Measurement results show a reduction in fractional spurs from -38.1 dBc to -67.6 dBc and an integrated jitter of 258 fs after calibration. The proposed FOD achieves a jitter figure-of-merit (FoM) of -245.5 dB, demonstrating its state-of-the-art performance in fractional output division.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/96585
DOI: 10.6342/NTU202500089
Fulltext Rights: 未授權
metadata.dc.date.embargo-lift: N/A
Appears in Collections:電子工程學研究所

Files in This Item:
File SizeFormat 
ntu-113-1.pdf
  Restricted Access
6.06 MBAdobe PDF
Show full item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved