請用此 Handle URI 來引用此文件:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/66342完整後設資料紀錄
| DC 欄位 | 值 | 語言 |
|---|---|---|
| dc.contributor.advisor | 黃俊郎 | |
| dc.contributor.author | Shih-Lun Peng | en |
| dc.contributor.author | 彭士倫 | zh_TW |
| dc.date.accessioned | 2021-06-17T00:31:08Z | - |
| dc.date.available | 2012-05-29 | |
| dc.date.copyright | 2012-05-29 | |
| dc.date.issued | 2012 | |
| dc.date.submitted | 2012-02-13 | |
| dc.identifier.citation | [1] G. C. Messenger, “Collection of Charge on Junction Nodes from Ion Tracks”, IEEE Transactions on Nuclear Science ,1982
[2] N. Miskov-Zivanov and D. Marculescu, ”MARS-C: Modeling and Reduction of Soft Errors in Combinational Circuits”, Design Automation Conference, 2006 [3] N. Miskov-Zivanov and D. Marculescu, “MARS-S: Modeling and Reduction of Soft Errors in Sequential Circuits”, International Symposium on Quality Electronic Design, 2007 [4] Teng-Han Wang, “A Dynamic Soft Error Rate Simulator”, 2010 [5] Yu-Shin Kuo, Huan-Kai Peng and C.H.-P Wen, “Monte-Carlo-based Statistical Soft Error Rate (SSER) Analysis for the Deep Sub-micron Era”, IEEE International Symposium on Circuits and Systems, 2010 [6] Quming Zhou and K. Mohanram, “Gate Sizing to Radiation Harden Combinational Logic”, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2006 [7] Haiqing Nan and K. Choi, “Novel Soft Error Hardening Design of Nanoscale CMOS Latch”, International SoC Design Conference (ISOCC), 2010 [8] Y. Sasaki, K. Namba and H. Ito, “Soft Error Masking Circuit and Latch Using Schmitt Trigger Circuit”, IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, 2006 [9] S. Mitra, Ming Zhang, T.M. Mak, N. Seifert, V. Zia and Kee Sup Kim, “Logic Soft Errors: A Major Barrier to Robust Platform Design”, IEEE International Test Conference, 2005 [10] S. Mitra, N. Seifert, M. Zhang, Q. Shi and K.S. Kim, “Robust System Design with Built-In Soft-Error Resilience”, Computer, 2005 [11] S. Mitra, M. Zhang, N.Seifert, T.M. Mak and K.S. Kim, “Soft Error Resilient System Design through Error Correction”, International Conference on Very Large Scale Integration, 2006 [12] L.T. Wang, N.A. Touba, J. Zhigang, S. Wu. J.L. Huang and J.C.M. Li, “CSER: BISER-Based Concurrent Soft-Error Resilience”, VLSI Test Symposium, 2010 [13] A.J. Drake, AJ. KleinOsowski and A.K. Martin, ”A Self-Correcting Soft Error Tolerant Flip-Flop”, NASA Symposium on VLSI Design, 2005 [14] K.Mohanram, “Closed-Form Simulation and Robustness Models for SEU-Tolerant Design”, VLSI Test Symposium, 2005. [15] Predictive Technology Model (PTM): http://ptm.asu.edu/ [16] M. Zhang, N.R. Shanbhag, “A soft error rate analysis (SERA) methodology”, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2006 | |
| dc.identifier.uri | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/66342 | - |
| dc.description.abstract | In recent years, soft error problem is an important reliability issue. Soft errors cause a severe problem especially for memories or flip-flops. When various particles strike on the device, a transient pulse occurs. If this transient pulse flips the data stored in the memory or the flip-flop, a soft error occurs. Soft error can be classified into Single Event Transient (SET), which occurs in the combinational logic; and Single Event Upset (SEU), which occurs in memory elements like flip-flop. Researches propose many designs to tolerate soft error in the flip-flop. However, these designs usually have large performance penalty and occupy large area overhead, so that they are not useful in simple circuits.
In this thesis, we propose a new flip-flop:Soft Error Tolerant D Flip-Flop (SETDFF) to tolerate SEU, and has some SET tolerate ability. This SETDFF cell achieves the same performance with general D flip-flop and occupies less area overhead. Our SETDFF design use C-element to tolerate soft error: two inputs of the C-element come from different signals with the same value. When SEU or SET occurs, inputs of the C-element disagree with each other, and C-element rejects the transient pulse and blocks the soft error. Experiment results show that, compared with the BISER architecture proposed by other paper, our SETDFF design achieves similar SEU tolerate ability and better SET tolerate ability. At the same time, our design has 13% and 70% less performance and area overhead penalty. In our SETDFF design, SER has relationship with input arrival time. Therefore, we propose Soft Error Tolerant Time (SETT). The concept is that as long as the data arrives in a time period, we guarantee the SER under the threshold, and this time period is SETT. Circuit designers can achieve the balance between performance and SER according to this information. | en |
| dc.description.provenance | Made available in DSpace on 2021-06-17T00:31:08Z (GMT). No. of bitstreams: 1 ntu-101-R98943157-1.pdf: 1549694 bytes, checksum: 576c31d777ed7cd5f5d94f4ed5641897 (MD5) Previous issue date: 2012 | en |
| dc.description.tableofcontents | 摘要……………………………………………..………………..i
Abstract……………………………..……………………….………iii Table of contents……………...……………………….………..v List of figures………………………………..…………….vii List of tables………………………………………………..…ix 1 Introduction……………………………………………………………………………..…1 1.1 Soft Error……………………………………………………………………………1 1.2 Soft Error Analysis…………………………………………………………………2 1.3 Soft Error Tolerant Technique…………………………………………………….3 1.4 Contribution………………………………………………………………………...4 2 Previous Works………………………………………………………………………….…6 2.1 Built-In Soft-Error Resilience (BISER)……………………………………..…6 2.2 Soft Error Simulator.....................................................................................11 3 Soft Error Tolerant D Flip-Flop (SETDFF)…......................................................14 3.1 Schematic and Operation….........................................................................14 3.2 Soft Error Tolerate Mechanism................................................................…17 3.2.1 SEU Tolerate Mechanism..................................................................…17 3.2.2 SET Tolerate Mechanism…..................................................................22 3.3 Soft Error Tolerant Scan D Flip-Flop……...................................................23 4 Soft Error Rate Simulation…................................................................................24 4.1 Soft Error Tolerable Time (SETT)….............................................................24 4.2 Simulation Methods…..................................................................................26 4.2.1 SEU Measurement….............................................................................26 4.2.2 SET Measurement…..............................................................................31 5 Experimental Results….......................................................................................32 5.1 Experimental Setup for SEU Measurement…..............................................32 5.2 SEU Results……...........................................................................................34 5.3 SET Results…...............................................................................................40 6 Conclusion…......................................................................................................…47 7 Reference……..................................................................................................…..48 | |
| dc.language.iso | en | |
| dc.subject | 容錯設計 | zh_TW |
| dc.subject | 容錯設計 | zh_TW |
| dc.subject | 軟性錯誤 | zh_TW |
| dc.subject | 軟性錯誤 | zh_TW |
| dc.subject | Soft error | en |
| dc.subject | tolerance design | en |
| dc.subject | Soft error | en |
| dc.subject | tolerance design | en |
| dc.title | 軟性錯誤容錯正反器設計 | zh_TW |
| dc.title | A Soft Error Tolerant D Flip-Flop Design | en |
| dc.type | Thesis | |
| dc.date.schoolyear | 100-1 | |
| dc.description.degree | 碩士 | |
| dc.contributor.oralexamcommittee | 溫宏斌,李建模,呂學坤 | |
| dc.subject.keyword | 軟性錯誤,容錯設計, | zh_TW |
| dc.subject.keyword | Soft error,tolerance design, | en |
| dc.relation.page | 48 | |
| dc.rights.note | 有償授權 | |
| dc.date.accepted | 2012-02-13 | |
| dc.contributor.author-college | 電機資訊學院 | zh_TW |
| dc.contributor.author-dept | 電子工程學研究所 | zh_TW |
| 顯示於系所單位: | 電子工程學研究所 | |
文件中的檔案:
| 檔案 | 大小 | 格式 | |
|---|---|---|---|
| ntu-101-1.pdf 未授權公開取用 | 1.51 MB | Adobe PDF |
系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。
