請用此 Handle URI 來引用此文件:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/43447
完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.advisor | 吳安宇 | |
dc.contributor.author | Kai-Yuan Jheng | en |
dc.contributor.author | 鄭凱元 | zh_TW |
dc.date.accessioned | 2021-06-15T02:21:51Z | - |
dc.date.available | 2010-08-20 | |
dc.date.copyright | 2009-08-20 | |
dc.date.issued | 2009 | |
dc.date.submitted | 2009-08-19 | |
dc.identifier.citation | [1] A. Birafane and A. B. Kouki, “On the linearity and efficiency of outphasing mi-crowave amplifiers,” IEEE Trans. Microw. Theory Tech., vol. 52, no. 7, pp. 1702–1708, Jul. 2004.
[2] B. Razavi, RF Microelectron. Taipei, Taiwan: Pearson Education Taiwan, 2003, pp. 313–320. [3] F. Agnelli et al., “Wireless multistandard terminals: System analysis and design of a reconfigurable RF front-end,” IEEE Circuits Syst. Mag., vol. 6, no. 1, pp. 38–59, 1st quarter, 2006. [4] D. M. Pozar, Microwave Engineering., NJ: Wiley, 2005, pp. 318–323 [5] K.-Y. Jheng, Y.-C. Wang, A.-Y. Wu, and H.-W. Tsao, “DSP engine design for LINC wireless transmitter systems,” in Proc. IEEE Int. Symp. Circuits Syst. (IS-CAS), May 2006, pp. 2593–2596. [6] A. Birafane and A. B. Kouki, “Phase-only predistortion for LINC amplifiers with Chireix-outphasing combiners,” IEEE Trans. Microw. Theory Tech., vol. 53, no. 6, pp. 2240–2250, Jun. 2005 [7] K.-Y. Jheng, Y.-J. Chen, and A.-Y. Wu, “Multilevel LINC system designs for power efficiency enhancement of transmitters,” IEEE J. Sel. Topics Signal Process. (JSTSP), pp. 523–532, Jun. 2009. [8] J. K. Cavers, “Amplifier linearization using a digital predistorter with fast adapta-tion and low memory requirements,” IEEE Trans. Veh. Technol., vol. 39, no. 4, pp. 374–382, Nov. 1990 [9] P. B. Kenington, High Linearity RF Amplifier Design, Artech House Publishers, Oct. 2000. [10] A. Saleh, “Frequency-independent and frequency-dependent nonlinear models of TWT amplifiers,” IEEE Trans. Communications, vol. 29, pp. 1715–1720, Nov. 1981. [11] P. Nagle, P. Burton, E. Heaney, and F. McGrath, “A wide-band linear amplitude modulator for polar transmitters based on the concept of interleaving delta mod-ulation,” IEEE J. Solid-State Circuits, vol. 37, pp. 1748-1756, Dec. 2002. [12] A. Diet, C. Berland, M. Villegas, and G. Baudoin, “EER architecture specifica-tions for OFDM transmitter using a class E amplifier,” IEEE Microw. Wireless Components Lett., vol. 14, pp. 389–391, Aug. 2004. [13] J. Volder, “The CORDIC trigonometric computing technique,” IRE Trans. Elec-tronic Computing Conf., vol. EC-8, pp. 330–334, Sep. 1959. [14] J. S. Walther, “A unified algorithm for elementary functions,” in Proc. Spring joint Computer Conf., 1971, pp. 379–385. [15] Y. H. Hu, “CORDIC-based VLSI architectures for digital signal processing,” IEEE Signal Process. Mag., vol. 9, pp. 16–35, July. 1992. [16] S. Vadlamani and W. Mahmoud, “Comparison of CORDIC algorithm implementa-tions on FPGA families,” in Proc. Symp. System Theory, Mar. 2002, pp. 192– 196. [17] R. Andraka, “A survey of CORDIC algorithms for FPGA based computers,” in Proc. the ACM/SIGDA Int. Symp. FPGA, Mar. 1998. [18] Z.-X. Lin and A.-Y. Wu, “Mixed-scaling-rotation CORDIC (MSR-CORDIC) al-gorithm and architecture for scaling-free high-performance rotational operations,” in Proc. IEEE Int. Conf. Acoustics Speech Signal Process., vol. 2, 2003, pp. II–653–6. [19] B. Gisuthan and T. Srikanthan, “Flat CORDIC: a unified architecture for high-speed generation of trigonometric and hyperbolic functions” in Proc. IEEE Symp. Circuits Syst., vol. 3, Aug. 2000, pp. 1414–1417. [20] M. W. Kharrat, M. Loulou, and N. Masmoudi, “A new method to implement CORDIC algorithm,” in Proc. IEEE Int. Conf. Electronics Circuits Syst., vol. 2, Sept. 2001, pp. 715–718. [21] S. Ravichandran and V. Asari, ”Pre-computation of rotation bits in unidirectional CORDIC for trigonometric and hyperbolic computations,” in Proc. IEEE Com-puter Society Annual Symp. VLSI, Feb. 2003, pp. 215–216. [22] K. Maharatna, A. Troya, and S. Banerjee, “Virtually scaling-free adaptive COR-DIC rotator,” in Proc. IEE Computers Digital Techniques, vol. 151, Issue: 6, Nov. 2004 , pp. 448–456. [23] K. Maharatna, A. Troya, and M. Krstic, ”A CORDIC like processor for computa-tion of arctangent and absolute magnitude of a vector,” in Proc. IEEE Int. Symp. Circuits Syst., vol. 2, May 2004, pp. II–713–716. [24] L. Keshet, course notes of online differential calculus course, chapter 11, British Columbia Univ. [25] P. R. Rao and I. Chakrabarti, ”High-performance compensation technique for the radix-4 CORDIC algorithm,” in Proc. IEE Computers Digital Techniques, vol. 149, Sep. 2002, pp. 219–228. [26] S. Abhishek, D.S. Phatak, T. Goff, M. Riggs, and J. Plusquellic, “Comparison of branching CORDIC implementations,” in Proc. IEEE Int. Conf. Applica-tion-Specific Syst. Architectures Processors, 2003, pp. 215–225. [27] H. Dawid and H. Meyr, “The differential CORDIC algorithm: Constant scale fac-tor redundant implementation without correcting iterations,” IEEE Trans. Com-puters, vol. 45 , Issue: 3 , pp. 307–318, 1996. [28] K. Parhi and T. Nishitani, Digital Signal Processing for Multimedia Systems, Marcel Dekker ,1999 [29] C. Mazenc, X. Merrheim, and J.-M. Muller, “Computing functions cos-1 and sin-1 using CORDIC,” IEEE Trans. Computers, vol. 42, Issue: 1, pp. 118–122, Jan. 1993. [30] T. Lang and E. Antelo,“CORDIC-based computation of ArcCos and ArcSin,” in Proc. IEEE Int. Conf. Application-Specific Syst. Architectures Processors, 1997, pp. 132–143. [31] J. M. P. Langlois and D. Al-Khalili, “Piecewise continuous linear interpolation of the sine function for direct digital frequency synthesis,” in Proc. IEEE Radio Fre-quency Integrated Circuits (RFIC) Symp., Jun. 2003, pp. 579–582. [32] D. DeCaro and A. G. M. Strollo, “High-performance direct digital frequency syn-thesizers using piecewise-polynomial approximation,” IEEE Trans. Circuits Syst. I, vol. 52, Issue 2, pp. 324–337, Feb. 2005. [33] J. Tierney, C. M. Rader, and B. Gold, “A digital Frequency Synthesizer,” IEEE Trans. Audio Electroacoust., vol. AU-19, no. 1, pp. 48–57, Mar. 1971. [34] J. Vankka, “Methods of mapping from phase to sine amplitude in direct digital synthesis,” IEEE Trans. Ferroelectrics Frequency Control, vol. 44, pp. 526–534, Mar. 1997. [35] M. Flickner, J. Hafner, E.J. Rodriguez, and J.L.C. Sanz, “Fast least-squares curve fitting using quasi-orthogonal splines,” in Proc. IEEE Int. Image, vol. 1, Nov. 1994, pp. 686–690. [36] “UE radio transmission and reception (FDD),” 3GPP Tech. Spec. TS 34.101 V3.2.0, Mar. 2000. [37] J. Vankka, “Digital frequency synthesizer/modulator for continuous-phase mod-ulations with slow frequency hopping,” IEEE Trans. Vehicular Technology, vol. 46, pp. 933-940, Nov. 1997. [38] G. A. Rincon-Mora and P. E. Allen, “Optimized frequency-shaping circuit topolo-gies for LDO’s,” IEEE Trans. Circuits Syst., vol. 45, no. 6, pp. 703–708, Jun. 1998 [39] N. Ceylan, J.-E. Mueller, and R. Weigel, “Optimization of EDGE terminal power amplifiers using memoryless digital predistortion,” IEEE Trans. Microw. Theory Tech., vol. 53, no. 2, pp. 515–522, Feb. 2005. [40] 陳勝彥, '無線通訊射頻功率放大器的線性化技術-LINC,' 國立台灣大學電信工程學研究所碩士論文, 2006. [41] J. Hur, K.-W. Kim, O. Lee, C.-H. Cho, K. Lim, and J. Laskar, “Highly efficient and linear level shifting digital LINC transmitter with a phase offset cancellation,” in Proc. IEEE Radio Wireless Symp. (RWS), Jan. 2009, pp. 211–214. [42] S. Chung, P. A. Godoy, T. W. Barton, E. W. Huangy, D. J. Perreault, and J. L. Dawson, “Asymmetric multilevel outphasing architecture for multi-standard transmitters,” in Proc. IEEE Radio Frequency Integrated Circuits Symp. (RFIC), Jun. 2009., pp. 237–240. [43] H. Li, S. He, and F. You, “A new SCS method to improve power combiner effi-ciency in LINC system,” in Proc. Int. Symp. Antennas Propagation EM Theory (ISAPE), Nov. 2008, pp. 1290–1293. [44] S. He, H. Li, and F. You, “LINC transmitter with double threshold SCS,” in Proc. IEEE Radio Wireless Symp. (RWS), Jan. 2009, pp. 401–404. | |
dc.identifier.uri | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/43447 | - |
dc.description.abstract | 一般來說,功率放大器(PA)是傳收機中最耗電的設備之一。因此,PA效率愈高,手機便可以使用愈久。功效和線性度是決定無線發射機性能的兩個關鍵參數。PA的線性度與功效必須有所取捨。也就是說,當我們得到較高的線性度,功效便降低。最近無線通訊系統採用先進的調變技術,以符合頻譜效率不斷增加的需求。使用這些複雜的調變和多載波造成包絡變化,迫使PA大幅回退工作以滿足無線通訊標準的線性度要求。然而,回退工作導致PA低效率。此外,類比/RF元件易受製成變異影響並使得發射機系統遭受非線性與失真問題。數位信號處理 (DSP)能比類比電路更準確地計算信號。如今已廣泛使用CMOS實現DSP得到相對較低的功耗和成本。
在此論文,我們研究前景看好的PA線性化技術LINC,可提供無線發射機高PA效率和高線性度。我們專注於設計低成本的DSP引擎以使用於LINC發射機。此外,為了提高功效,我們提出了兩種多階LINC發射機的設計,包絡調整多階LINC(EA-MLINC)和增益調整多階LINC(GA-MLINC)。最後,我們利用混合數位及類比信號模擬的電子設計自動化(EDA)工具先進設計系統(ADS)來驗證LINC發射機設計。根據模擬結果,3階EA-MLINC和3階GA-MLINC將一般LINC的附加功率效率(PAE)由16.5%分別提升到33.4%和23.6%,且都滿足寬頻分碼多工多重存取(WCDMA)規格的線性度要求。有別於傳統LINC使用單階縮放因素,我們提出的MLINC採用多階縮放因素將機率密度函數(PDF)劃分成若干區域。一些研究團隊已採用此設計理念來發展高效率的無線發射機。我們相信MLINC是個有效實現高效率的發射機的設計方向。 | zh_TW |
dc.description.abstract | In general, the power amplifier (PA) is one of the most power-hungry devices in a tran-sceiver. Accordingly, the higher the PA efficiency, the longer the mobile handset de-vices can operate. Power efficiency and linearity are two key parameters to determine the performance of wireless transmitters. Linearity and power efficiency must be traded off in the PA. That is, we get more linearity while the power efficiency is decreased. Recent wireless communication systems adopt sophisticated modulation techniques such as 3π/8-shifted 8 PSK for EDGE, HPSK for WCDMA, and OFDM for WiMAX to achieve the increasing demand for spectrum efficiency. Using these complex modula-tions and multiple carriers causes envelope variations that force the PA to work at a large backoff to fulfill the linearity requirements of wireless communication standards. However, the operation under backoff leads to low PA efficiency. In addition, ana-log/RF devices suffer from process variation and often bring non-linearity and distortion into a transmitter system. DSP methods can perform more accurate computation of the signals than analog circuits. Nowadays, DSP is widely available at a relatively low power and cost in CMOS technology.
In this dissertation, we study a promising PA linearization technique, LInear am-plifier with Nonlinear Components (LINC), which offers both high PA efficiency and high linearity of wireless transmitters. We focus on the low-cost DSP engine design for a LINC transmitter architecture. Moreover, we propose two multilevel LINC transmitter designs, Envelope-Adjusting Multilevel LINC (EA-MLINC) and Gain-Adjusting Mul-tilevel LINC (GA-MLINC), for power efficiency enhancement. Finally, we utilize the mixed-mode EDA tool ADS to verify these LINC transmitter designs. According to the simulation results, the 3-level EA-MLINC and 3-level GA-MLINC enhance the con-ventional LINC system PAE from 16.5% to 33.4% and 23.6% respectively and both satisfy the linearity requirements of the WCDMA specifications. Instead of the tradi-tional LINC using single-level scaling factor, our proposed MLINC utilize multilevel scaling factors to divide the PDF into several regions. Some research groups have fol-lowed this design concept to develop high-efficiency wireless transmitters. We believe our MLINC designs are valid and effective directions to achieve high-efficiency trans-mitter designs. | en |
dc.description.provenance | Made available in DSpace on 2021-06-15T02:21:51Z (GMT). No. of bitstreams: 1 ntu-98-D92943015-1.pdf: 4703131 bytes, checksum: 5af24603facb6778dc07baa1010fc77d (MD5) Previous issue date: 2009 | en |
dc.description.tableofcontents | Chapter 1 Introduction
1.1 Research Motivation 1 1.2 Research Background 2 1.2.1 Review of the Polar and LINC Wireless Transmitter Systems 2 1.3 Research Contributions 3 1.3.1 LINC Wireless Transmitter System and Architecture Design for Cost Reduction 4 1.3.2 Multilevel LINC Wireless Transmitter System and Architecture Design for Power Efficiency Enhancement 7 1.4 Dissertation Organization 10 Chapter 2 Review of Power Amplifier Linearization Techniques 2.1 Power Amplifier Characteristics 11 2.1.1 Ideal Linear Behavior 11 2.1.2 Square Law and Third Order Characteristic 12 2.1.3 Saleh Model 12 2.1.4 Varying Envelope and Constant Envelope Input Signals 14 2.2 Power Amplifier Linearization Techniques 15 2.2.1 Feedback Architecture 15 2.2.2 Feed-forward Architecture 16 2.2.3 Predistortion Architecture 17 2.2.4 Envelope Elimination Restoration 18 2.2.5 Linear Amplification with Nonlinear Components 20 Chapter 3 Review of Digital Signal Processing Techniques in LINC Wireless Transmitters 3.1 CORDIC 22 3.1.1 CORDIC Algorithm 22 3.1.2 CORDIC Architecture 25 3.2 Inverse Trigonometric Computation 31 3.2.1 Inverse Trigonometric Function 31 3.2.2 Inverse Trigonometric Computation Algorithm 32 3.3 Digital Phase Modulator 36 3.3.1 DDFS Theorem 36 3.3.2 Symmetric Property of Sine and Cosine Functions 38 3.3.3 Noise Analysis 39 Chapter 4 LINC Wireless Transmitter System and Architecture Design for Cost Reduction 4.1 Rectangular-to-Polar Converter Design 42 4.1.1 Hardware Combining 42 4.1.2 Reduced Complexity Radix-2 Pipelined CORDIC 43 4.1.3 Comparison 47 4.2 Inverse Trigonometric Computation Module Design 48 4.2.1 Piecewise Polynomial Approximation Algorithm 48 4.2.2 Error Metrics of the Approximation 49 4.2.3 Approximation Algorithms 49 4.2.4 Proposed Inverse Cosine Module Architecture 52 4.3 Digital Phase Modulator Design 55 4.4 Simulation and Verification 59 4.4.1 WCDMA Transmitter Specifications 59 4.4.2 Transmitter Design Considerations 61 4.4.3 System Simulation Results 64 4.4.4 Implementation and Measurement Results 67 4.5 Summary 70 4.5.1 Rectangular-to-Polar Converter 70 4.5.2 Inverse Trigonometric Computation Module 71 4.5.3 Digital Phase Modulator 71 Chapter 5 Multilevel LINC Wireless Transmitter System and Architecture Design for Power Efficiency Enhancement 5.1 Multilevel Out-Phasing Scheme 73 5.1.1 Multilevel Out-Phasing Scheme 73 5.1.2 Scaling Factor Set Determination 75 5.2 Multilevel Linearization Scheme 76 5.2.1 Linearity Condition 77 5.2.2 Envelope-Adjusting Technique 78 5.2.3 Gain-Adjusting Technique 78 5.3 Multilevel LINC Architecture Designs 79 5.3.1 Multilevel Signal Component Separator 79 5.3.2 Envelope-Adjusting MLINC 80 5.3.3 Gain-Adjusting MLINC 82 5.4 System Simulations 85 5.4.1 Combiner Efficiency 85 5.4.2 Linearity and Efficiency 87 5.5 Summary 94 Chapter 6 Conclusions and Future Work 96 Bibliography 98 | |
dc.language.iso | en | |
dc.title | 利用數位信號處理輔助之高功率效能無線發射機系統與架構設計 | zh_TW |
dc.title | DSP-Assisted Wireless Transmitter System and Architecture Designs for Power Efficiency Enhancement | en |
dc.type | Thesis | |
dc.date.schoolyear | 97-2 | |
dc.description.degree | 博士 | |
dc.contributor.oralexamcommittee | 林宗賢,張振豪,馬席彬,黃元豪,周世傑,劉志尉,楊子毅 | |
dc.subject.keyword | 線性化功率放大器, | zh_TW |
dc.subject.keyword | linear amplifier with nonlinear components,LINC,out-phasing technique,power amplifier linearization, | en |
dc.relation.page | 101 | |
dc.rights.note | 有償授權 | |
dc.date.accepted | 2009-08-19 | |
dc.contributor.author-college | 電機資訊學院 | zh_TW |
dc.contributor.author-dept | 電子工程學研究所 | zh_TW |
顯示於系所單位: | 電子工程學研究所 |
文件中的檔案:
檔案 | 大小 | 格式 | |
---|---|---|---|
ntu-98-1.pdf 目前未授權公開取用 | 4.59 MB | Adobe PDF |
系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。