Skip navigation

DSpace

機構典藏 DSpace 系統致力於保存各式數位資料(如:文字、圖片、PDF)並使其易於取用。

點此認識 DSpace
DSpace logo
English
中文
  • 瀏覽論文
    • 校院系所
    • 出版年
    • 作者
    • 標題
    • 關鍵字
  • 搜尋 TDR
  • 授權 Q&A
    • 我的頁面
    • 接受 E-mail 通知
    • 編輯個人資料
  1. NTU Theses and Dissertations Repository
  2. 電機資訊學院
  3. 電子工程學研究所
請用此 Handle URI 來引用此文件: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/41473
標題: 45度虛擬線路填充降低化學機械研磨平坦化金屬耦合電容
Coupling Capacitance Minimization by 45-Degree Metal Fill Insertion in Chemical-Mechanical Planarization
作者: Lannie Weng
翁琳妮
指導教授: 張耀文
關鍵字: 虛擬填充,耦合電容,梯度密度,違反時序總計值,違反序最大延遲,
dummy fill insertion,coupling capacitance,gradient density,total negative slack,worst negative slack,
出版年 : 2008
學位: 碩士
摘要: 虛擬金屬填充技術主要應用於晶片設計的後繞線階段,在現今晶圓製程相當著名,主要用來確保晶片內金屬線路密度的一致性並且降低晶片在化學機械研磨平坦化過程中所產生的厚度差異性。我們也必須確保虛擬金屬填充過程中的梯度密度,確保密度在一個特定大小的區域中的厚度差異性不能超過一定的值。這個值通常都由晶片製造廠建議。虛擬金屬填充將導致耦合電容的增加,過高的耦合電容將造成時間延遲近而影響整個晶片的效能。在本論文中,我們提出一套虛擬金屬填充設計流程與45度角虛擬金屬填充的貪婪演算法和強度導向演算法,此設計流程包括設計準備階段、虛擬區域抽取階段、以及虛擬線路填充階段。實驗結果顯示,強度導向演算法的45度電容模型擺放,將有效減少1.9%~14.1%的耦合電容。同時我們也用90度和180度虛擬金屬填充,結果顯示影響晶片效能13 到344兆分之一秒。實驗證實我們所提供的方法,有效減少耦合電容並維持晶片運作效能。
Dummy metal insertion is one of the latest methods to be commonly used in
the post-layout step during design implementation. It is used to keep the metal den-
sity within the chip area at a constant value and reduce the variation in thickness
of chemical-mechanical planarization (CMP) [5]. During metal fill insertion, the
gradient of metal density should be also considered to ensure that the density vari-
ation is not above a threshold within a sliding window. This threshold is typically
recommended by foundry [29]. However, the coupling capacitance is significantly
increased by dummy metal insertion, and the increased coupling capacitance may
cause timing failure in the chip's performance. This thesis proposes one metal fill
insertion design flow and two algorithms, greedy and force-directed, for inserting
the 45-degree metal fills (diagonal fills). The design flow includes three stages: the
design preparation stage, the dummy fill region extraction stage and the dummy fill
insertion stage. The force-directed algorithm which is applied in the dummy fill in-
sertion stage considers the coupling capacitance as a weight and avoids the impact
of the timing slack.
Diagonal metal fills are simulated and it is concluded that they have less
capacitance than 0-degree metal fills (parallel fills) and 90-degree metal fills (per-
pendicular fills). Compared with 0- and 90-degree metal fills, 45-degree metal fills
could reduce capacitance by 1.9%{14.1%. TNS (total negative slack) and WNS
(worst negative slack) [22] are also maintained with 45-degree metal fills, whereas
0- and 90-degree metal fills increase the timing delay from 13 pico-seconds in ex-
perimental test case of design3 [9] to 344 pico-seconds in experimental test case
of design6. Design3 is the design with clock cycle of 2000 pico-seconds, whereas
design6 is the design with clock cycle of 14000 pico-seconds. Experimental results
based on commercial tools demonstrate that our proposed force-directed methods
can decrease the coupling capacitance and improve timing performance.
URI: http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/41473
全文授權: 有償授權
顯示於系所單位:電子工程學研究所

文件中的檔案:
檔案 大小格式 
ntu-97-1.pdf
  目前未授權公開取用
27.43 MBAdobe PDF
顯示文件完整紀錄


系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。

社群連結
聯絡資訊
10617臺北市大安區羅斯福路四段1號
No.1 Sec.4, Roosevelt Rd., Taipei, Taiwan, R.O.C. 106
Tel: (02)33662353
Email: ntuetds@ntu.edu.tw
意見箱
相關連結
館藏目錄
國內圖書館整合查詢 MetaCat
臺大學術典藏 NTU Scholars
臺大圖書館數位典藏館
本站聲明
© NTU Library All Rights Reserved