請用此 Handle URI 來引用此文件:
http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/31267
完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.advisor | 林宗賢(Tsung-Hsien Lin) | |
dc.contributor.author | Ruei-Lin Hsu | en |
dc.contributor.author | 許瑞麟 | zh_TW |
dc.date.accessioned | 2021-06-13T02:39:27Z | - |
dc.date.available | 2008-02-05 | |
dc.date.copyright | 2007-02-05 | |
dc.date.issued | 2006 | |
dc.date.submitted | 2007-01-10 | |
dc.identifier.citation | [1] E. Hegazi, H. Sjoland, and A. A. Abidi, “A Filtering Technique to Lower LC Oscillator Phase Noise,” IEEE J. Solid-State Circuits, vol. 36, no. 12, pp. 1921-1930, Dec. 2001.
[2] A. Zanchi, C. Samori, S. Levantino, and A. L. Lacaita, “A 2-V 2.5-GHz 104-dBc/Hz at 100 kHz Fully Integrated VCO with Wide-Band Low-Noise Automatic Amplitude Control Loop,” IEEE J. Solid-State Circuits, vol. 36, no. 4, pp. 611-619, April 2001. [3] A. Zanchi, A. Bonfanti, S. Levantino, C. Samori, and A. L. Lacaita, “Automatic Amplitude Control Loop for a 2-V, 2.5-GHz LC-Tank VCO,” IEEE Custom Integrated Circuits Conf., pp. 209-212, May 2001. [4] C. K. Chava and J. Silva-Martinez, “A Frequency Compensation Scheme for LDO Voltage Regulators,” IEEE Trans. on Circuits and Systems-I: Regulator Papers, vol. 51, no. 6, pp. 1041-1050, June 2004. [5] Behzad Razavi, RF Microelectronics, Upper Saddle River, NJ: Prentice Hall, 1998. [6] R.E. Best, Phase-Locked Loops: Theory, Design, and Applications, New York: McGraw-Hill. 1984. [7] B.D. Muer and M. Steyaert, CMOS Fractional-N Synthesizers Design for High Spectral Purity and Monolithic Integration, Kluwer Academic Publishers, 2003. [8] T.-C. Lee and K.-J. Hsiao, “The Design and Analysis of a DLL-Based Frequency Synthesizer for UWB Application,” IEEE J. Solid-State Circuits, vol. 41, no. 6, pp. 1245-1252, June 2006. [9] Tsung-Hsien Lin, A 900-MHz Low-Power CMOS Receiver for Wireless Integrated Network Sensors, Ph.D. Dissertation, UCLA, 2001. [10] Yu-Jen Lai, A 10-GHz CMOS Frequency Synthesizer with An Agile VCO Calibration, M.S. Thesis, NTU, 2005. [11] A. Jerng and C.G. Sodini, “The Impact of Device Type and Sizing on Phase Noise Mechanisms,” IEEE J. Solid-State Circuits, vol. 40, no. 2, pp. 360-369, Feb. 2005. [12] J. J. Rael and A. A. Abidi, “Physical Processes of Phase Noise in differential LC Oscillators,” IEEE Custom Integrated Circuits Conf., pp. 569-572, May 2000. [13] A. Hajimiri and T.H. Lee, “A General Theory of Phase Noise in Electrical Oscillators,” IEEE J. Solid-State Circuits, vol. 33, no. 2, pp. 179-194, Feb. 1998. [14] T. Song, S. Ko, D.-H. Cho, H.-S. Oh, C. Chung, and E. Yoon, “A 5-GHz Transformer-Coupled CMOS VCO Using Bias-Level Shifting Technique,” IEEE RFIC Symp., pp. 127-130, June 2004. [15] A. Zanchi, C. Samori, A. L. Lacaita, and S. Levantino, “Impact of AAC Design on Phase Noise Performance of VCOs,” IEEE Tran. on Circuits and Systems – II: Analog and Digital Signal Processing, vol. 48, no. 6, pp. 537-547, June 2001. [16] M. A. Margarit, J. L. Tham, R. G. Meyer, and M. J. Deen, “A Low-Noise, Low-Power VCO with Automatic Amplitude Control for Wireless Applications,” IEEE J. Solid-State Circuits, vol. 34, no. 6, pp. 761–771, June 1999. [17] J.W.M. Rogers, D. Rahn, and C. Plett, “A Study of Digital and Analog Automatic-Amplitude Control Circuitry for Voltage-Controlled Oscillators,” IEEE J. Solid-State Circuits, vol. 38, no. 2, pp. 352–356, Feb. 2003. [18] A.D. Berny, A.M. Niknejad, and R.G. Meyer, “A 1.8 GHz LC VCO with 1.3-GHz Tuning Range and Digital Amplitude Calibration,” IEEE J. Solid-State Circuits, vol. 40, no. 4, pp. 909-917, April 2005. [19] T. B. Cho and P. R. Gray, “A 10 b, 20 Msample/s, 35mW Pipeline A/D Converter” IEEE J. Solid-State Circuits, vol. 30, no. 3, pp. 166-172, Mar. 1995. [20] Michael H. Perrott, Techniques for High Data Rate Modulation and Low Power Operation of Fractional-N Frequency Synthesizers, Ph.D. Dissertation, MIT, 1997. [21] M.H. Perrott, M.D. Trott, and C.G. Sodini, “A Modeling Approach for Σ-Δ Fractional-N Frequency Synthesizers Allowing Straightforward Noise Analysis,” IEEE J. Solid-State Circuits, vol. 37, no. 8, pp. 1028-1038, Aug. 2002. [22] W.B. Wilson, U.-K. Moon, K.R. Lakshmikumar, and L. Dai, “A CMOS Self-Calibrating Frequency Synthesizer,” IEEE J. Solid-State Circuits, vol. 35, no. 10, pp. 1437-1444, Oct. 2000. [23] PLL Design Assistant. (http://www-mtl.mit.edu/researchgroups/perrottgroup/tools.html#plldesign). [24] W.O. Keese, “An Analysis and Performance Evaluation of A Passive Filter Design Technique for Charge Pump Phase-Locked Loops,” National Semiconductor Application Note, no. 1001, May 1996. [25] T.-H. Lin and W.J. Kaiser, “A 900-MHz 2.5-mA CMOS Frequency Synthesizer with an Automatic SC Tuning Loop,” IEEE J. Solid-State Circuits, vol. 36, no. 3, pp. 424-431, March 2001. [26] Behzad Razavi, Design of Analog CMOS Integrated Circuits, McGraw-Hill, 2000. [27] Chun-Yi Kuo, Low-Noise Frequency Synthesizer for 802.11a, M.S. Thesis, NTU, 2004. [28] R.L. Bunch and S. Raman, “Large-Signal Analysis of MOS Varactors in CMOS – Gm LC VCOs,” IEEE J. Solid-State Circuits, vol. 38, no. 8. pp. 1325-1332, Aug. 2003. [29] C.S. Vaucher, I. Ferencic, M. Locher, S. Sedvallson, U. Voegeli, and Z. Wang, “A Family of Low-Power Truly Modular Programmable Dividers in Standard 0.35-μm CMOS Technology,” IEEE J. Solid-State Circuits, vol. 35, no. 7. pp. 1039-1045, July 2000. [30] H.-M. Chien, T.-H. Lin, B. Ibrahim, L. Zhang, M. Rofougaran, A. Rofougaran, and W.J. Kaiser, “A 4-GHz Fractional-N Synthesizer for IEEE 802.11a,” IEEE Symposium on VLSI Circuits, pp. 45-49, June 2004. [31] W. Rhee, “Design of high-performance CMOS charge pumps in phase-locked loops,” IEEE ISCAS, vol. 2, pp. 545-548, May 1999. [32] J.G. Maneatis, “Low-Jitter Process-Independent DLL and PLL Based on Self-Biased Techniques,” IEEE J. Solid-State Circuits, vol. 31, no. 11, pp. 1723-1732, Nov. 1996. [33] A. Maxim, “A -86dBc References Spurs 1-5GHz 0.13μm CMOS PLL Using a Dual-Path Sampled Loop Filter Architecture,” IEEE Symposium on VLSI Circuits, pp. 248-251, June 2005. [34] Texas Instruments, TPS79101Low-Drop out Voltage Regulator Data Sheet, July 2004. [35] Advanced Ceramic X, BL2012-10B5512 Multilayer Chip Baluns Data Sheet, July 2004. [36] Analog Devices, AD8051 Low Cost, High Speed, Rail-to-Rail Amplifiers Data Sheet, 2006. [37] C.-M. Hung, B.A. Floyd, N. Park, K.O. Kenneth, “Fully Integrated 5.35-GHz CMOS VCOs and Prescalers,” IEEE Transactions on MTT, vol. 49, no. 1, pp. 17-22, Jan. 2001. [38] C. Samori', S. Levantino', and V. Boccuzzi, “A -94dBc/Hz@100kHz, Fully-Integrated, 5-GHz, CMOS VCO with 18% Tuning Range for Bluetooth Applications,” IEEE Custom Integrated Circuits Conf., pp. 201-204, May 2001. [39] J. Bhattacharjee, D. Mukherjee, E. Gebara, S. Nuttinck, J. Laskar, “A 5.8 GHz Fully Integrated Low Power Low Phase Noise CMOS LC VCO for WLAN Applications,” IEEE MTT-S, pp. 585-587, June 2002. [40] S. Levantino, C. Samori, A. Bonfanti, S.L.J. Gierkink, A.L. Lacaita, V. Boccuzzi, “Frequency Dependence on Bias Current in 5-GHz CMOS VCOs: Impact on Tuning Range and Flicker Noise Upconversion,” IEEE J. Solid-State Circuits, vol. 37, no. 8, pp. 1003-1011, Aug. 2001. [41] Yunseong Eo, Keechul Kim, and Byungdu Oh, ”Low Noise 5 GHz Differential VCO Using InGaP/GaAs HBT Technology,” IEEE Microwave and Wireless Components Letters, vol. 13, no. 7, pp. 259-261, July 2003. [42] Y.-K. Chu, H.-R. Chuang, “A Fully Integrated 5.8 GHzU-NII Band 0.18-μm CMOS VCO,” IEEE Microwave and Wireless Components Letters, vol. 13, no. 7, pp. 287-289, July 2003. [43] A.D. Bemy, A.M. Niknejad, and R.G. Meyer, ”A Wideband Low-Phase-Noise CMOS VCO,” IEEE Custom Integrated Circuits Conf., pp. 555-558, May 2003. [44] J.W.M. Rogers, C. Plett, ”A 5-GHz Radio Front-End With Automatically Q-Tuned Notch Filter and VCO,” IEEE J. Solid-State Circuits, vol. 38, no. 9, pp. 1547-1554, Sept. 2003. [45] N.H.W. Fong, J.-O. Plouchart, N. Zamdmer, D. Liu, L.F. Wagner, C. Plett, N.G. Tarr, ”Design of Wide-Band CMOS VCO for Multiband Wireless LAN Applications,” IEEE J. Solid-State Circuits, vol. 38, no. 8, pp. 1333-1342, Aug. 2003. [11] A. Jerng and C.G. Sodini, “The Impact of Device Type and Sizing on Phase Noise Mechanisms,” IEEE J. Solid-State Circuits, vol. 40, no. 2, pp. 360-369, Feb. 2005. [46] J. Midtgaard, T. Jeppesen, K. T. Christensen, E. Bruun, P. Andreani,” Fully Integrated 1.7GHz, 188dBc/Hz FOM, 0.8V, 320μW LC-tank VCO and Frequency Divider,” IEEE Symposium on VLSI Circuits, pp. 244-247, June 2005. [47] D. Linten, et al., “Low-power 5 GHz LNA and VCO in 90 nm RF CMOS, “ IEEE Symposium on VLSI Circuits, pp. 372-375, June 2004. [48] G. De Astis, D. Cordeau, J.-M. Paillot, L. Dascalescu, ”A 5-GHz Fully Integrated Full PMOS Low-Phase-Noise LC VCO,” IEEE J. Solid-State Circuits, vol. 40, no. 10, pp. 2087-2091, Oct. 2005. [49] B. Soltanian, P.R. Kinget, “Tail Current-Shaping to Improve Phase Noise in LC Voltage-Controlled Oscillators,” IEEE J. Solid-State Circuits, vol. 41, no. 8, pp. 1792-1802, Aug. 2006. [50] J.-C. Chien and L.-H. Lu, ”A 40-GHz Wide-Tuning-Range VCO in 0.18-μm CMOS,” IEEE Symposium on VLSI Circuits, pp. 178-179, June 2006. | |
dc.identifier.uri | http://tdr.lib.ntu.edu.tw/jspui/handle/123456789/31267 | - |
dc.description.abstract | 在無線通訊系統之傳送接收機中,本地振盪源(local oscillator)扮演很重要的角色。其中此本地振盪源的設計通常是建立於鎖相迴路之系統中以確保有穩定以及精確之頻率輸出,此系統即為頻率合成器。在大部分的應用中,頻率合成器(frequency synthesizer)之相位雜訊(phase noise)主宰了整個傳送接收機之效能。而壓控振盪器(voltage-controlled oscillator)亦為頻率合成器中之ㄧ個重要電路。因此壓控振盪器的設計需要做到具有低相位雜訊、以及可以克服製程變異。此外,低功率消耗為一重要趨勢,所以找到最好的功率消耗偏壓點而達到最佳化之相位雜訊亦為壓控振盪器之設計挑戰。
本論文主要研究為頻率合成器之設計,並提出一個具有最佳化偏壓架構之電感電容式壓控振盪器(LC-VCO)。VCO輸出雜訊有相當大的成分是由偏壓於飽和區之電流源電晶體以及參考電路(Bandgap)所貢獻,於是本設計VCO採取操作於三極管區之電流源。三極管區操作因為其電晶體轉導值(transconductance,gm)較小,會有較小的閃爍雜訊(flicker noise)以及熱雜訊(thermal noise),所以會有較少之雜訊被混頻至振盪器之輸出端。 然而,操作於三極管區之電晶體,其性質以及偏壓電流容易隨著製程變異而改變,因此本設計亦加入一混合訊號模式之自動化振幅調節器(AAC)來偵測輸出振幅並且迴授控制其偏壓狀態,使其可以做到不與製程電壓溫度變異而改變。 另外,由於射頻(RF)電路對於雜訊相當敏感,因此有較低之電壓源雜訊對於射頻電路而言是相當重要的。也因此在此最佳化偏壓振盪器設計中,為了使電路體具有更好的表現,最後在設計中便加入了一個低壓差電壓穩壓器 (low-dropout voltage regulator)來增加整體電路之PSRR (power supply rejection ratio)。 量測結果顯示此顆使用點一八深次微米金氧半製程之振盪器晶片比起傳統振盪器飽和區偏壓電流源架構擁有較佳之相位雜訊。在5.46-GHz振盪頻率之下,此振盪器在100-kHz頻率偏移下達到-103.3 dBc/Hz之相位雜訊,此時在1.8伏特之電壓供給下消耗電流5.16毫安培。 最後,此最佳化偏壓壓控振盪器技術被整合於5-GHz頻率合成器中,整顆晶片大小為1.58 x 1.226 mm2。 | zh_TW |
dc.description.abstract | In wireless communication systems, the local oscillator (LO) plays an important role. The oscillator used in a RF transceiver is usually embedded in a phase-locked loop (PLL) system so as to achieve a stable and precise definition of the output frequency, and this system is called “frequency synthesizer”. The phase noise of a frequency synthesizer affects the performance of the whole transceiver. In a PLL-based frequency synthesizer, VCO noise often dominates the PLL phase noise performance. Hence, it is paramount to design a low-noise under all PVT variations.
In this work, a frequency synthesizer with optimally biased LC-VCO is proposed. For a conventional CMOS VCO design, the noise contributions from the VCO’s saturation tail current transistor and the whole reference bandgap current generation path are significant. To address this issue, a low-noise VCO biasing technique is proposed. Here, conventional tail current source transistors biased in the saturation region are replaced with a triode-region transistor current source. Triode transistors generate much less noise (both thermal and flicker noise) than the saturation devices do due to the smaller transconductance gm; hence, the up-converted noise is also reduced. For a triode-region biasing transistor, the biasing current is sensitive to PVT variations. Thus, to achieve a PVT independent design, an automatic amplitude control (AAC) scheme is introduced. This servo-circuit detects the VCO output voltage swing to determine the optimum triode-region transistor array settings through a feedback loop. The AAC circuit is designed in a mixed-signal topology, so it is only turned on to calibrate the oscillation amplitude and biasing current when necessary. Thus, additional power consumption and noise from the AAC circuit are not concerned. This work further incorporates a voltage regulator. For noise-sensitive circuits, it is a good practice to employ voltage regulators to ensure good noise performance in a SOC environment. Thus, a low-dropout (LDO) voltage regulator is integrated to provide the VCO supply voltage and increase the circuit PSRR. Fabricated in a 0.18-μm CMOS process, the measurement results show the proposed topology achieves a lower phase noise than the conventional saturation-biased current source does. At 5.46 GHz, the VCO system demonstrates a phase noise of -103.3 dBc/Hz at 100-kHz offset, while dissipates 5.16 mA from a 1.8-V supply. This corresponds to an FOM of 188.3 dBc/Hz/mW. Finally, these proposed techniques are incorporated into a 5-GHz PLL design. The whole circuits occupy an area of 1.58 x 1.226 mm2. | en |
dc.description.provenance | Made available in DSpace on 2021-06-13T02:39:27Z (GMT). No. of bitstreams: 1 ntu-95-R93943114-1.pdf: 1933094 bytes, checksum: 7e1ff3d178b671a68b6a68b161d411e1 (MD5) Previous issue date: 2006 | en |
dc.description.tableofcontents | 1. Introduction……………………………………………………………… 01
1.1 Motivation ………………………………………………………… 01 1.1.1 Triode Region Biasing LC-VCO…………………………… 01 1.1.2 Automatic Amplitude Control ……………………………… 02 1.1.3 Embedded Low-Dropout Voltage Regulator………………… 02 1.2 Thesis Organization……………………………………………….. 03 2. Introduction of Frequency Synthesizers……………………………… 05 2.1 Introduction………………………………………………………… 05 2.2 Frequency Synthesis Techniques………………………………….. 06 2.2.1 Integer-N Frequency Synthesizer…………………………… 06 2.2.2 Fractional-N Frequency Synthesizer………………………… 07 2.2.3 DLL-Based Frequency Synthesizer………………………… 08 2.2.4 Direct Digital Frequency Synthesizer………………………. 09 3. An Optimally Biased LC-VCO……………………………………….. 11 3.1 Introduction………………………………………………………... 11 3.2 LC-VCO with Triode-Region Transistors Current Source………… 12 3.3 Automatic Amplitude Control (AAC) System Architecture………. 15 3.3.1 Why AAC Loop?.................................................................... 16 3.3.2 Proposed Mixed-Signal AAC Architecture…………………. 16 3.3.3 AAC Building Block Design……………………………….. 18 3.3.3.1 Amplitude Peak Detector and LPF……………………. 18 3.3.3.2 Digital Calibration Circuits……………………………. 19 3.3.3.3 Comparator……………………………………………. 21 3.4 LDO Voltage Regulator Design…………………………………… 21 3.4.1 Conventional LDO Voltage Regulator……………………… 22 3.4.2 The Adopted LDO Voltage Regulator………………………. 24 3.4.2.1 The Concept of Internal Zero Compensation………….. 24 3.4.2.2 Design Considerations for The VCCS………………… 25 3.4.2.3 Pass Transistor and Error Amplifier…………………… 27 3.5 Simulation ………………………………………………………… 28 3.5.1 System Simulation………………………………………….. 28 3.5.2 VCO Phase Noise Simulation ……………………………… 29 3.5.3 AAC Loop Simulation……………………………………… 29 3.5.4 LDO Voltage Regulator Simulation………………………… 30 4. A 5-GHz Frequency Synthesizer Implementation……………………… 37 4.1 Introduction………………………………………………………… 37 4.2 PLL System Behavior Simulation and Noise Analysis……………. 38 4.2.1 System Noise Analysis……………………………………… 38 4.2.2 PLL System Behavior Simulation and Parameter Selections.. 43 4.3 PLL Building Block Design……………………………………….. 52 4.3.1 VCO and Buffers…………………………………………… 52 4.3.2 Retimed Divider…………………………………………….. 55 4.3.3 PFD and Charge Pump……………………………………… 58 4.3.4 Low-Pass Filter……………………………………………… 61 5. Measurement Results…………………………………………………… 63 5.1 Testing Setup………………………………………………………. 63 5.2 Printed Circuit Board Design……..……………………………….. 64 5.2.1 Chip Pin Configurations and PCB Diagram………………… 64 5.2.2 Power Supply Generator …………………………………… 67 5.2.3 Voltage Reference Generator……………………………….. 68 5.3 Experimental Results……………………………………………… 69 5.3.1 LC-VCO…………………………………………………….. 69 5.3.2 AAC Loop…………………………………………………… 74 5.3.3 Voltage Regulator…………………………………………… 75 6. Conclusions & Future Works…………………………………………… 79 6.1 Conclusions………………………………………………………… 79 6.2 Future Works………………………………………………………. 80 References………………………………………………………………….. 81 | |
dc.language.iso | en | |
dc.title | 具自動振幅調節器與低相位雜訊振盪器之五兆赫茲鎖相迴路頻率合成器 | zh_TW |
dc.title | A 5-GHz PLL-Based Frequency Syntheszier with Low-Phase-Noise VCO Embedded with Automatic Amplitude Control Loop | en |
dc.type | Thesis | |
dc.date.schoolyear | 95-1 | |
dc.description.degree | 碩士 | |
dc.contributor.oralexamcommittee | 曹恆偉(Hen-Wai Tsao),劉深淵(Shen-Iuan Liu),李泰成(Tai-Cheng Lee),魏駿愷(Derrick C. Wei) | |
dc.subject.keyword | 振盪器,頻率合成器,相位雜訊, | zh_TW |
dc.subject.keyword | oscillator,VCO,frequency synthesizer,phase noise, | en |
dc.relation.page | 86 | |
dc.rights.note | 有償授權 | |
dc.date.accepted | 2007-01-11 | |
dc.contributor.author-college | 電機資訊學院 | zh_TW |
dc.contributor.author-dept | 電子工程學研究所 | zh_TW |
顯示於系所單位: | 電子工程學研究所 |
文件中的檔案:
檔案 | 大小 | 格式 | |
---|---|---|---|
ntu-95-1.pdf 目前未授權公開取用 | 1.89 MB | Adobe PDF |
系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。